Timing Analysis of Real-Time Software

1996 ◽  
Vol 11 (4) ◽  
pp. 266
Author(s):  
Alan Stoddart
Keyword(s):  
2021 ◽  
pp. 596-606
Author(s):  
Yanlei Ye ◽  
Peng Li ◽  
Zihao Li ◽  
Fugui Xie ◽  
Xin-Jun Liu ◽  
...  

Circuit World ◽  
2020 ◽  
Vol ahead-of-print (ahead-of-print) ◽  
Author(s):  
Hiren K. Mewada ◽  
Jitendra Chaudhari ◽  
Amit V. Patel ◽  
Keyur Mahant ◽  
Alpesh Vala

Purpose Synthetic aperture radar (SAR) imaging is the most computational intensive algorithm and this makes its implementation challenging for real-time application. This paper aims to present the chirp-scaling algorithm (CSA) for real-time SAR applications, using advanced field programmable gate array (FPGA) processor. Design/methodology/approach A chirp signal is generated and compressed using range Doppler algorithm in MATAB for validation. Fast Fourier transform (FFT) and multiplication operations with complex data types are the major units requiring heavy computation. Therefore, hardware acceleration is proposed and implemented on NEON-FPGA processor using NE10 and CEPHES library. Findings The heuristic analysis of the algorithm using timing analysis and resource usage is presented. It has been observed that FFT execution time is reduced by 61% by boosting the performance of the algorithm and speed of multiplication operation has been doubled because of the optimization. Originality/value Very few literatures have presented the FPGA-based SAR imaging implementation, where analysis of windowing technique was a major interest. This is a unique approach to implement the SAR CSA using a hybrid approach of hardware–software integration on Zynq FPGA. The timing analysis propagates that it is suitable to use this model for real-time SAR applications.


1994 ◽  
Vol 7 (1) ◽  
pp. 57-90 ◽  
Author(s):  
Horst F. Wedde ◽  
Bogdan Korel ◽  
Dorota M. Huizinga
Keyword(s):  

2017 ◽  
Author(s):  
Max Mauro Dias Santos ◽  
Victor Ambiel ◽  
Mauro Acras ◽  
Peter Gliwa

Sign in / Sign up

Export Citation Format

Share Document