A SBT-memristor-based crossbar memory circuit

2021 ◽  
Author(s):  
Mei Guo ◽  
Ren-Yuan Liu ◽  
Ming-Long Dou ◽  
Gang Dou
Keyword(s):  
2006 ◽  
Vol 42 (9) ◽  
pp. 514 ◽  
Author(s):  
K.-J. Gan ◽  
Y.-H. Chen ◽  
C.-S. Tsai ◽  
L.-X. Su
Keyword(s):  

1987 ◽  
Vol 22 (1) ◽  
pp. 85-91 ◽  
Author(s):  
T. Igarashi ◽  
H. Suzuki ◽  
S. Hasuo ◽  
T. Yamaoka
Keyword(s):  

Author(s):  
Xuhui Chen ◽  
Feilong Ding ◽  
Xiaoqing Huang ◽  
Xinnan Lin ◽  
Runsheng Wang ◽  
...  

1979 ◽  
Vol 66 (6) ◽  
pp. 1916-1916
Author(s):  
John W. Robinson ◽  
Stephen L. Howell

Brain ◽  
2014 ◽  
Vol 137 (7) ◽  
pp. 2065-2076 ◽  
Author(s):  
Rachel H. Tan ◽  
Stephanie Wong ◽  
Jillian J. Kril ◽  
Olivier Piguet ◽  
Michael Hornberger ◽  
...  

Author(s):  
Bui Nguyen Quoc Trinh

Abstract: A novel concept of NAND memory array has been proposed by using only ferroelectric-gate thin film transistors (FGTs), whose structure is constructed from a sol-gel ITO channel and a sol-gel stacked ferroelectric between Bi3.25La0.75Ti3O12 and PbZr0.52TiO0.48O3 (BLT/PZT) gate insulator. Interestingly, ferroelectric cells with a wide memory window of 3 V and a large on/off current ratio of 6 orders, have been successfully integrated in a NAND memory circuit. To protect data writing or reading from disturbance, ferroelectric transistor cells are directly used, instead of paraelectric transistor cells as usual. As a result, we have verified disturbance-free operation for data reading and writing, with a small loss of the memory state and a low power consumption, in principle. Keywords: ITO, PZT, NAND, FeRAM, ferroelectric.


2015 ◽  
Vol 12 (2) ◽  
pp. 1-18
Author(s):  
Santosh Khasanvis ◽  
K. M. Masum Habib ◽  
Mostafizur Rahman ◽  
Roger Lake ◽  
Csaba Andras Moritz

Sign in / Sign up

Export Citation Format

Share Document