A New Built-in Self Test Scheme for Phase-Locked Loops Using Internal Digital Signals

2008 ◽  
Vol E91-C (10) ◽  
pp. 1713-1716 ◽  
Author(s):  
Y. KIM ◽  
K. KIM ◽  
I. KIM ◽  
S. KANG
2012 ◽  
Vol 546-547 ◽  
pp. 922-927
Author(s):  
Zhi Kuang Cai ◽  
Kai Huang ◽  
Jun Yang ◽  
Long Xing Shi

This paper presents a low-cost Built-In Self-Test (BIST) scheme, which is based on the principle of parity check code. The proposed circuit is consisted of a XOR network, a frequency decrease module, a BIST controller and a fault detector module. Different from the previous methods of PLL BIST, digital signals from the divide-by-N are grouped as transmission codes, and parity check codes are produced synchronously by the BIST controller. Then the results of parity checking are imported to the fault detector and final test results are generated. Purely digital design flow is adopted and hybrid faults models are used to evaluate the efficiency of the circuit. Experimental results indicates that the proposed method can provide the highest test coverage and lower area overhead, which are 98.3% and 4.2%, respectively.


2021 ◽  
Vol 26 (3) ◽  
pp. 1-18
Author(s):  
Mehmet Ince ◽  
Ender Yilmaz ◽  
Wei Fu ◽  
Joonsung Park ◽  
Krishnaswamy Nagaraj ◽  
...  

2004 ◽  
Vol 20 (6) ◽  
pp. 623-638 ◽  
Author(s):  
Sunil Rafeeque K.P. ◽  
Vinita Vasudevan

2005 ◽  
Vol 54 (3) ◽  
pp. 996-1002 ◽  
Author(s):  
C.-L. Hsu ◽  
Y. Lai ◽  
S.-W. Wang

Sign in / Sign up

Export Citation Format

Share Document