An improved ROM architecture for bubble error suppression in high speed flash ADCs

Author(s):  
Niket Agrawal ◽  
Roy Paily
2003 ◽  
pp. 213-240
Author(s):  
Koen Uyttenhove ◽  
Michiel Steyaert
Keyword(s):  

2014 ◽  
Vol 1049-1050 ◽  
pp. 687-690
Author(s):  
Yu Han Gao ◽  
Ru Zhang Li ◽  
Dong Bing Fu ◽  
Yong Lu Wang ◽  
Zheng Ping Zhang

High speed encoder is the key element of high speed analog-to-digital converter (ADC). Therefor the type of encoder, the type of code, bubble error suppression and bit synchronization must be taken into careful consideration especially for folding and interpolating ADC. To reduce the bubble error which may resulted from the circuit niose, comparator metastability and other interference, the output of quantizer is first encoded with gray code and then converted to binary code. This high speed encoder is verified in the whole time-interleaved ADC with 0.18 Bi-CMOS technology, the whole ADC can achieve a SNR of 45 dB at the sampling rate of 5GHz and input frequency of 495MHz, meanwhile a bit error rate (BER) of less than 10-16 is ensured by this design.


Author(s):  
H. Dong ◽  
C. Cuevas ◽  
D. Curry ◽  
E. Jastrzembski ◽  
F. Barbosa ◽  
...  
Keyword(s):  

Sign in / Sign up

Export Citation Format

Share Document