Design of SAW Filter and Multiplexer Module for 5G Carrier Aggregation

Author(s):  
Shu-Yuan Tseng ◽  
Ruey-Beei Wu
Keyword(s):  
2013 ◽  
Vol E96.B (6) ◽  
pp. 1297-1305
Author(s):  
Takahiro TAKIGUCHI ◽  
Kohei KIYOSHIMA ◽  
Yuta SAGAE ◽  
Kengo YAGYU ◽  
Hiroyuki ATARASHI ◽  
...  

Author(s):  
Keisuke SAITO ◽  
Yuichi KAKISHIMA ◽  
Teruo KAWAMURA ◽  
Yoshihisa KISHIYAMA ◽  
Hidekazu TAOKA ◽  
...  

Electronics ◽  
2021 ◽  
Vol 10 (3) ◽  
pp. 231
Author(s):  
Chester Sungchung Park ◽  
Sunwoo Kim ◽  
Jooho Wang ◽  
Sungkyung Park

A digital front-end decimation chain based on both Farrow interpolator for fractional sample-rate conversion and a digital mixer is proposed in order to comply with the long-term evolution standards in radio receivers with ten frequency modes. Design requirement specifications with adjacent channel selectivity, inband blockers, and narrowband blockers are all satisfied so that the proposed digital front-end is 3GPP-compliant. Furthermore, the proposed digital front-end addresses carrier aggregation in the standards via appropriate frequency translations. The digital front-end has a cascaded integrator comb filter prior to Farrow interpolator and also has a per-carrier carrier aggregation filter and channel selection filter following the digital mixer. A Farrow interpolator with an integrate-and-dump circuitry controlled by a condition signal is proposed and also a digital mixer with periodic reset to prevent phase error accumulation is proposed. From the standpoint of design methodology, three models are all developed for the overall digital front-end, namely, functional models, cycle-accurate models, and bit-accurate models. Performance is verified by means of the cycle-accurate model and subsequently, by means of a special C++ class, the bitwidths are minimized in a methodic manner for area minimization. For system-level performance verification, the orthogonal frequency division multiplexing receiver is also modeled. The critical path delay of each building block is analyzed and the spectral-domain view is obtained for each building block of the digital front-end circuitry. The proposed digital front-end circuitry is simulated, designed, and both synthesized in a 180 nm CMOS application-specific integrated circuit technology and implemented in the Xilinx XC6VLX550T field-programmable gate array (Xilinx, San Jose, CA, USA).


Author(s):  
Juliano Joao Bazzo ◽  
Rayner de Melo Pires ◽  
Alvaro Javier Ortega ◽  
Navid Portela Salehi ◽  
Paulo Thiago Marreiros Santos

2012 ◽  
Vol 50 (2) ◽  
pp. 122-130 ◽  
Author(s):  
Zukang Shen ◽  
Aris Papasakellariou ◽  
Juan Montojo ◽  
Dirk Gerstenberger ◽  
Fangli Xu

Sign in / Sign up

Export Citation Format

Share Document