A 6.6pJ/bit/iter radix-16 modified log-MAP decoder using two-stage ACS architecture

Author(s):  
Kai-Ting Shr ◽  
Yu-Cheng Chang ◽  
Chu-Yi Lin ◽  
Yuan-Hao Huang
Keyword(s):  
Author(s):  
Cheng-Hao Tang ◽  
Cheng-Chi Wong ◽  
Chih-Lung Chen ◽  
Chien-Ching Lin ◽  
Hsie-Chia Chang
Keyword(s):  

Sign in / Sign up

Export Citation Format

Share Document