Leg Structure Design for Special Hexapod Robot with Climbing Vertical Walls Ability

Author(s):  
WEILIN CHENG
2021 ◽  
Author(s):  
Zhang Lianzhao ◽  
Wang Pengfei ◽  
Zha Fusheng ◽  
Bi Xiuwen ◽  
Guo Wei ◽  
...  

2019 ◽  
Vol 3 (6) ◽  
pp. 9-10
Author(s):  
Kaicheng Yu

This research is applied mainly for routine inspection, rescue missions in multi-terrains environment. The main process of developing this hexapod based wheel-legged robot includes mechanism structure design, electronic devices configuration, gaits’ control adjustment and pathing route simulation. With the use of transformable wheel-legs, the robot can run flexibly in flat under the wheeled mode, and through the gear and mechanism system, it would shift to legged mode to show enough capability for overring the unstructured obstacles. As the expectation, this robot would have bright prospects for variable terrains application and substitute current rivals by its higher efficiency and adaptability.


2002 ◽  
Author(s):  
Vladimir Erenburg ◽  
Alexander Gelfgat ◽  
Eliezer Kit ◽  
Pinhas Z. Bar-Yoseph ◽  
Alexander Solan

Author(s):  
A. Ferrerón Labari ◽  
D. Suárez Gracia ◽  
V. Viñals Yúfera

In the last years, embedded systems have evolved so that they offer capabilities we could only find before in high performance systems. Portable devices already have multiprocessors on-chip (such as PowerPC 476FP or ARM Cortex A9 MP), usually multi-threaded, and a powerful multi-level cache memory hierarchy on-chip. As most of these systems are battery-powered, the power consumption becomes a critical issue. Achieving high performance and low power consumption is a high complexity challenge where some proposals have been already made. Suarez et al. proposed a new cache hierarchy on-chip, the LP-NUCA (Low Power NUCA), which is able to reduce the access latency taking advantage of NUCA (Non-Uniform Cache Architectures) properties. The key points are decoupling the functionality, and utilizing three specialized networks on-chip. This structure has been proved to be efficient for data hierarchies, achieving a good performance and reducing the energy consumption. On the other hand, instruction caches have different requirements and characteristics than data caches, contradicting the low-power embedded systems requirements, especially in SMT (simultaneous multi-threading) environments. We want to study the benefits of utilizing small tiled caches for the instruction hierarchy, so we propose a new design, ID-LP-NUCAs. Thus, we need to re-evaluate completely our previous design in terms of structure design, interconnection networks (including topologies, flow control and routing), content management (with special interest in hardware/software content allocation policies), and structure sharing. In CMP environments (chip multiprocessors) with parallel workloads, coherence plays an important role, and must be taken into consideration.


Sign in / Sign up

Export Citation Format

Share Document