An interconnect-aware methodology for analog and mixed signal design, based on high bandwidth (over 40 GHz) on-chip transmission line approach

Author(s):  
D. Goren ◽  
M. Zelikson ◽  
T.C. Galambos ◽  
R. Gordin ◽  
B. Livshitz ◽  
...  

2006 ◽  
Vol 94 (6) ◽  
pp. 1070-1088 ◽  
Author(s):  
J.M. Rabaey ◽  
F. De Bernardinis ◽  
A.M. Niknejad ◽  
B. Nikolic ◽  
A. Sangiovanni-Vincentelli




Author(s):  
Sowmya K. B. ◽  
Thanushree M.

As the technology grows, the tendency to increase the data rate also increases. Clocks with higher frequencies have to be generated to meet the increased data rate. Any mismatch between the clock rate and data rate will lead to the capture of the wrong data. Hence performing timing analysis for any design to validate the capture of correct data plays a major role in any System on chip. This paper explains the procedure followed to perform timing analysis for any mixed-signal design.



Author(s):  
D. Goren ◽  
M. Zelikson ◽  
R. Gordin ◽  
I.A. Wagner ◽  
A. Barger ◽  
...  


Micromachines ◽  
2021 ◽  
Vol 12 (6) ◽  
pp. 621
Author(s):  
Wenheng Ma ◽  
Xiyao Gao ◽  
Yudi Gao ◽  
Ningmei Yu

Network-on-Chips with simple topologies are widely used due to their scalability and high bandwidth. The transmission latency increases greatly with the number of on-chip nodes. A NoC, called single-cycle multi-hop asynchronous repeated traversal (SMART), is proposed to solve the problem by bypassing intermediate routers. However, the bypass setup request of SMART requires additional pipeline stages and wires. In this paper, we present a NoC with rapid bypass channels that integrates the bypass information into each flit. In the proposed NoC, all the bypass requests are delivered along with flits at the same time reducing the transmission latency. Besides, the bypass request is unicasted in our design instead of broadcasting in SMART leading to a great reduction in wire overhead. We evaluate the NoC in four synthetic traffic patterns. The result shows that the latency of our proposed NoC is 63.54% less than the 1-cycle NoC. Compared to SMART, more than 80% wire overhead and 27% latency are reduced.





Author(s):  
Daniel Gruber ◽  
Martin Clara ◽  
Ramon Sanchez Perez ◽  
Yu-Shan Wang ◽  
Christoph Duller ◽  
...  


Sign in / Sign up

Export Citation Format

Share Document