scholarly journals Characterization and hierarchical static timing analysis of mixed-signal design

Author(s):  
Sowmya K. B. ◽  
Thanushree M.

As the technology grows, the tendency to increase the data rate also increases. Clocks with higher frequencies have to be generated to meet the increased data rate. Any mismatch between the clock rate and data rate will lead to the capture of the wrong data. Hence performing timing analysis for any design to validate the capture of correct data plays a major role in any System on chip. This paper explains the procedure followed to perform timing analysis for any mixed-signal design.

2020 ◽  
Vol 8 (6) ◽  
pp. 5322-5325

Metal interconnects are used to make the interconnections between different part of the circuitry to realize any System on Chip (SoC) design. For the advanced process technologies, the metal interconnects affects the performance of the design. For nanometer process technologies, the coupling effect in the interconnect causes crosstalk and noise. These noise and crosstalk must be affect the operating speed of the design. This is most responsible candidate for the timing aspect of the design. Thus, the physical design and verification of the advanced process technologies should be include the effects of noise and crosstalk. If the timing of a design is not verified, then the design may not perform at the desired operating speed. The power and area are the other factors, that also to be consider with timing for a faster design. There will always be a trade-off between these three factors. Static Timing Analysis (STA) is one of the many techniques used by the designers to verify the timing of the design and also for closing the design with respect to timing, which is called as timing closure.


2011 ◽  
Vol 71 (5) ◽  
pp. 687-699 ◽  
Author(s):  
Evgeni Krimer ◽  
Isaac Keslassy ◽  
Avinoam Kolodny ◽  
Isask’har Walter ◽  
Mattan Erez

Sign in / Sign up

Export Citation Format

Share Document