Logic for static hazard detection of multiple-valued logic circuits with TSUM, MIN, and Literals

Author(s):  
N. Tkagi ◽  
K. Nakashima
2005 ◽  
Vol 18 (3) ◽  
pp. 505-514
Author(s):  
Dusanka Bundalo ◽  
Branimir Ðordjevic ◽  
Zlatko Bundalo

Principles and possibilities of synthesis and design of quaternary multiple valued regenerative CMOS logic circuits with high-impedance output state are de- scribed and proposed in the paper. Two principles of synthesis and implementation of CMOS regenerative quaternary multiple-valued logic circuits with high-impedance output state are proposed and described: the simple circuits with smaller number of transistors, and the buffer/driver circuits with decreased propagation delay time. The schemes of such logic circuits are given and analyzed by computer simulations. Some of computer simulation results confirming descriptions and conclusions are also given in the paper.


Sign in / Sign up

Export Citation Format

Share Document