Soft error resilient VLSI architecture for signal processing

Author(s):  
Dawood Alnajjar ◽  
Younghun Ko ◽  
Takashi Imagawa ◽  
Masayuki Hiromoto ◽  
Yukio Mitsuyama ◽  
...  
Author(s):  
Mr.M.V. Sathish ◽  
Mrs. Sailaja

A new architecture of multiplier-andaccumulator (MAC) for high-speed arithmetic. By combining multiplication with accumulation and devising a hybrid type of carry save adder (CSA), the performance was improved. Since the accumulator that has the largest delay in MAC was merged into CSA, the overall performance was elevated. The proposing method CSA tree uses 1’s-complement-based radix-2 modified Booth’s algorithm (MBA) and has the modified array for the sign extension in order to increase the bit density of the operands. The proposed MAC showed the superior properties to the standard design in many ways and performance twice as much as the previous research in the similar clock frequency. We expect that the proposed MAC can be adapted to various fields requiring high performance such as the signal processing areas.


2020 ◽  
Vol 67 (5) ◽  
pp. 1667-1677 ◽  
Author(s):  
Sai Aparna Aketi ◽  
Smriti Gupta ◽  
Huimei Cheng ◽  
Joycee Mekie ◽  
Peter A. Beerel

Author(s):  
Chun-Wei Jacky Chang ◽  
Hsuan-Ming Ryan Huang ◽  
Yuwen Lin ◽  
Charles H.-P. Wen
Keyword(s):  

Sign in / Sign up

Export Citation Format

Share Document