Error-resilient design of branch predictors for effective yield improvement

Author(s):  
Sobeeh Almukhaizim ◽  
Ozgur Sinanoglu
2002 ◽  
Author(s):  
Dai Yang ◽  
Hongmei Ai ◽  
Christos Kyriakakis ◽  
C.-C. Jay Kuo

Author(s):  
J. Bindels ◽  
J. Chlipala ◽  
F. Fischer ◽  
T. Mantz ◽  
R. Nelson ◽  
...  

Author(s):  
Tong-Yu Hsieh ◽  
Melvin A. Breuer ◽  
Murali Annavaram ◽  
Sandeep K. Gupta ◽  
Kuen-Jong Lee

Author(s):  
Jenny Fan ◽  
Dave Mark

Abstract Metal interconnect defects have become a more serious yield detractor as backend process complexity has increased from a single layer to about 10 layers. This paper introduces a test methodology to monitor and localize the metal defects based on FPGA products. The test patterns are generated for each metal layer. The results not only indicate the severity of defects for each metal layer, but also accurately isolate open/short defects.


Sign in / Sign up

Export Citation Format

Share Document