Hardware Acceleration of Virtualized Network Functions: Offloading to SmartNICs and ASIC1 Work on this paper was funded by the Celtic Plus project SEND-ATE-Planets [4]

Author(s):  
H. Woesner ◽  
P. Greto ◽  
T. Jungel
2008 ◽  
Author(s):  
Sato Ashida ◽  
Catherine A. Heaney

2013 ◽  
Vol 133 (2) ◽  
pp. 132-138
Author(s):  
Shuhei Isa ◽  
Chikatoshi Yamada ◽  
Yasunori Nagata

2017 ◽  
pp. 47-53
Author(s):  
Konstantin Sergeyevich GORSHKOV ◽  
◽  
Sergei Aleksandrovich KURGANOV ◽  
Vladimir Valentinovich FILARETOV ◽  
◽  
...  

Author(s):  
Jiyang Yu ◽  
Dan Huang ◽  
Siyang Zhao ◽  
Nan Pei ◽  
Huixia Cheng ◽  
...  

Author(s):  
Hui Yang ◽  
Anand Nayyar

: In the fast development of information, the information data is increasing in geometric multiples, and the speed of information transmission and storage space are required to be higher. In order to reduce the use of storage space and further improve the transmission efficiency of data, data need to be compressed. processing. In the process of data compression, it is very important to ensure the lossless nature of data, and lossless data compression algorithms appear. The gradual optimization design of the algorithm can often achieve the energy-saving optimization of data compression. Similarly, The effect of energy saving can also be obtained by improving the hardware structure of node. In this paper, a new structure is designed for sensor node, which adopts hardware acceleration, and the data compression module is separated from the node microprocessor.On the basis of the ASIC design of the algorithm, by introducing hardware acceleration, the energy consumption of the compressed data was successfully reduced, and the proportion of energy consumption and compression time saved by the general-purpose processor was as high as 98.4 % and 95.8 %, respectively. It greatly reduces the compression time and energy consumption.


Sign in / Sign up

Export Citation Format

Share Document