Experimental demonstration of net coding gain of 10.1 dB using 12.4 Gb/s block turbo code with 3-bit soft decision

Author(s):  
T. Mizuochi ◽  
K. Ouchi ◽  
T. Kobayashi ◽  
Y. Miyata ◽  
K. Kuno ◽  
...  
2019 ◽  
Vol 31 (24) ◽  
pp. 1913-1916 ◽  
Author(s):  
Ken Chan ◽  
Alexander Geisler ◽  
Jochen Leibrich ◽  
Christian G. Schaeffer

Electronics ◽  
2018 ◽  
Vol 8 (1) ◽  
pp. 10 ◽  
Author(s):  
Vicente Torres ◽  
Javier Valls ◽  
Maria Canet ◽  
Francisco García-Herrero

In this work, we present a new architecture for soft-decision Reed–Solomon (RS) Low-Complexity Chase (LCC) decoding. The proposed architecture is scalable and can be used for a high number of test vectors. We propose a novel Multiplicity Assignment stage that sorts and stores only the location of the errors inside the symbols and the powers of α that identify the positions of the symbols in the frame. Novel schematics for the Syndrome Update and Symbol Modification blocks that are adapted to the proposed sorting stage are also presented. We also propose novel solutions for the problems that arise when a high number of test vectors is processed. We implemented three decoders: a η = 4 LCC decoder and two decoders that only decode 31 and 60 test vectors of true η = 5 and η = 6 LCC decoders, respectively. For example, our η = 4 decoder requires 29% less look-up tables in Virtex-V Field Programmable Gate Array (FPGA) devices than the best soft-decision RS decoder published to date, while has a 0.07 dB coding gain over that decoder.


Sign in / Sign up

Export Citation Format

Share Document