On-chip Parallel Photonic Reservoir Computing using Multiple Delay Lines

Author(s):  
Syed Ali Hasnain ◽  
Rabi Mahapatra
Lab on a Chip ◽  
2009 ◽  
Vol 9 (10) ◽  
pp. 1344-1348 ◽  
Author(s):  
Lucas Frenz ◽  
Kerstin Blank ◽  
Eric Brouzes ◽  
Andrew D. Griffiths
Keyword(s):  

2006 ◽  
Author(s):  
Rajiv Iyer ◽  
Alan D. Bristow ◽  
Zhenshan Yang ◽  
J. Stewart Aitchison ◽  
Henry M. van Driel ◽  
...  
Keyword(s):  

2013 ◽  
Vol 596 ◽  
pp. 176-180
Author(s):  
Kiichi Niitsu ◽  
Kazunori Sakuma ◽  
Naohiro Harigai ◽  
Daiki Hirabayashi ◽  
Nobukazu Takai ◽  
...  

This work presents the design methodology and jitter analysis of a delay line for high-accuracy on-chip jitter measurements. Jitter generated in the delay lines degrades the accuracy of on-chip jitter measurements, and required to be minimized. In order to analyze and the jitter generation in the delay lines, SPICE simulation was performed with 65 nm CMOS technology. Simulation results show that jitter due to thermal noise can be reduced by enlarging the transistor sizes of both PMOS and NMOS. Based on the results, design methodology of a delay line is introduced for minimizing the jitter generation.


2019 ◽  
Vol 58 (15) ◽  
pp. 4111 ◽  
Author(s):  
Xiurong Bao ◽  
Qingchun Zhao ◽  
Hongxi Yin

2018 ◽  
Vol 1124 ◽  
pp. 051052
Author(s):  
A Prokhodtsov ◽  
P An ◽  
V Kovalyuk ◽  
E Zubkova ◽  
A Golikov ◽  
...  
Keyword(s):  

Sign in / Sign up

Export Citation Format

Share Document