scholarly journals Construção de uma RPU (reconfigurable processing unit) para algoritmos genéticos baseada em computação reconfigurável

Author(s):  
Priscila Aparecida de Moraes
2015 ◽  
Vol 17 (10) ◽  
pp. 1706-1720 ◽  
Author(s):  
Leibo Liu ◽  
Dong Wang ◽  
Min Zhu ◽  
Yansheng Wang ◽  
Shouyi Yin ◽  
...  

2013 ◽  
Vol 2013 ◽  
pp. 1-20 ◽  
Author(s):  
João Bispo ◽  
Nuno Paulino ◽  
João M. P. Cardoso ◽  
João Canas Ferreira

The ability to map instructions running in a microprocessor to a reconfigurable processing unit (RPU), acting as a coprocessor, enables the runtime acceleration of applications and ensures code and possibly performance portability. In this work, we focus on the mapping of loop-based instruction traces (called Megablocks) to RPUs. The proposed approach considers offline partitioning and mapping stages without ignoring their future runtime applicability. We present a toolchain that automatically extracts specific trace-based loops, called Megablocks, from MicroBlaze instruction traces and generates an RPU for executing those loops. Our hardware infrastructure is able to move loop execution from the microprocessor to the RPU transparently, at runtime, and without changing the executable binaries. The toolchain and the system are fully operational. Three FPGA implementations of the system, differing in the hardware interfaces used, were tested and evaluated with a set of 15 application kernels. Speedups ranging from 1.26 to 3.69 were achieved for the best alternative using a MicroBlaze processor with local memory.


Sign in / Sign up

Export Citation Format

Share Document