Nonlinear oscillations in the clock frequency generator excited by a sequence of concentrated electrostatic pulses coordinated with the oscillations

2020 ◽  
Vol 23 (3) ◽  
pp. 123-138
Author(s):  
S. I. Fadeev
2020 ◽  
pp. 35-38
Author(s):  
S.I. Donchenko ◽  
I.Y. Blinov ◽  
I.B. Norets ◽  
Y.F. Smirnov ◽  
A.A. Belyaev ◽  
...  

The latest changes in the algorithm for the formation of the international atomic time scale TAI are reported in terms of estimating the weights of the clocks involved in the formation of TAI. Studies of the characteristics of the long-term instability of new-generation hydrogen masers based on processing the results of the clock frequency difference with respect to TAI are performed. It has been confirmed that at present, new-generation hydrogen masers show significantly less long-term instability in comparison with quantum frequency standards ofsimilar and other types.


1997 ◽  
Vol 473 ◽  
Author(s):  
J. A. Davis ◽  
J. D. Meindl

ABSTRACTOpportunities for Gigascale Integration (GSI) are governed by a hierarchy of physical limits. The levels of this hierarchy have been codified as: 1) fundamental, 2) material, 3) device, 4) circuit and 5) system. Many key limits at all levels of the hierarchy can be displayed in the power, P, versus delay, td, plane and the reciprocal length squared, L-2, versus response time, τ, plane. Power, P, is the average power transfer during a binary switching transition and delay, td, is the time required for the transition. Length, L, is the distance traversed by an interconnect that joins two nodes on a chip and response time, τ, characterizes the corresponding interconnect circuit. At the system level of the hierarchy, quantitative definition of both the P versus td and the L-2 versus τ displays requires an estimate of the complete stochastic wiring distribution of a chip.Based on Rent's Rule, a well known empirical relationship between the number of signal input/output terminals on a block of logic and the number of gate circuits with the block, a rigorous derivation of a new complete stochastic wire length distribution for an on-chip random logic network is described. This distribution is compared to actual data for modern microprocessors and to previously described distributions. A methodology for estimating the complete wire length distribution for future GSI products is proposed. The new distribution is then used to enhance the critical path model that determines the maximum clock frequency of a chip; to derive a preliminary power dissipation model for a random logic network; and, to define an optimal architecture of a multilevel interconnect network that minimizes overall chip size. In essence, a new complete stochastic wiring distribution provides a generic basis for maximizing the value obtained from a multilevel interconnect technology.


2019 ◽  
Vol 46 (3) ◽  
pp. 261-275
Author(s):  
César Yepes ◽  
Jorge Naude ◽  
Federico Mendez ◽  
Margarita Navarrete ◽  
Fátima Moumtadi

Sign in / Sign up

Export Citation Format

Share Document