Digital audio. Digital input-output interfacing. Transmission of digital audio over asynchronous transfer mode (ATM) networks

2017 ◽  
1992 ◽  
pp. 34-43
Author(s):  
Mazlan Abbas ◽  
Zainal Abidin Ahmad

This paper will describe an analytical approach to the solutions of queueing models with finites capacity. The methods is chosen because its abilitiy to model exactly complex non-Markovian model which have correlated, non-renewal input process which is nearly impossible to get exact expressions by using classical methods of generating functions. We applied this methodology to compute the loss performance a of a queueing item specifically in the scenario of Asynchronous Transfer Mode (ATM) networks.


Author(s):  
Hans Hellendoorn ◽  
Rudolf Seising

We describe applications of fuzzy logic in the area of broadband telecommunication networks. Call Admission Control (CAC) and Usage Parameter Control (UPC) play an important role in the traffic management of ATM networks (Asynchronous Transfer Mode). We present "fuzzy solutions" for this control tasks and we show their success by presenting simulation results and heuristic valuations.


Author(s):  
Vishal Chandra , Et. al.

In current computer communication network, it is overwhelmed by two technologies, in particular Asynchronous Transfer Mode (ATM) and Internet Protocol (IP). Association situated ATM is the awesome constant administrations which require ensured nature of-administration like video conferencing. Be that as it may, connectionless IP is more proficient than ATM for non-ongoing administrations like email. Right now, the significant exploration challenge is on the most proficient method to coordinate ATM and IP into a solitary network effectively. It is shown by the acknowledgment of the highlight of the A/I Net architecture: the A/I Switch. In this postulation, a VLSI execution of a multistage self-steering ATM switch texture which is one of the vital parts of the A/I Switch will be presented. The size of the switch model is 16x16. The chip is intended to work at the very least frequency of 100MHz and the framework is equipped for dealing with the OC-12 (622 Mbps) connect rate. In view of a piece cut architecture, the whole 16x16 switch is acknowledged utilizing four indistinguishable chips. It accomplishes elite by using dispersed control and accelerate with the input-output buffering technique. A need structure, which upholds four-level, permits the postponement delicate ATM cells to be switched with the briefest inertness. It likewise empowers the non-interleaving directing plan of IP cells.


Sign in / Sign up

Export Citation Format

Share Document