twin defect
Recently Published Documents


TOTAL DOCUMENTS

11
(FIVE YEARS 3)

H-INDEX

4
(FIVE YEARS 0)

2021 ◽  
pp. 131210
Author(s):  
Jihao Bai ◽  
Yicong Shi ◽  
Wenwei Liang ◽  
Chenchang Wang ◽  
Yueying Liu ◽  
...  
Keyword(s):  

Heliyon ◽  
2021 ◽  
pp. e07443
Author(s):  
Nandita Melati Putri ◽  
Prasetyanugraheni Kreshanti ◽  
Indri Aulia ◽  
Akhmad Noviandi Syarif ◽  
Narottama Tunjung ◽  
...  
Keyword(s):  

2020 ◽  
Vol 117 (11) ◽  
pp. 113105
Author(s):  
Teruyoshi Matsuda ◽  
Kyohei Takada ◽  
Kohsuke Yano ◽  
Satoshi Shimomura ◽  
Yumiko Shimizu ◽  
...  
Keyword(s):  

ACS Nano ◽  
2017 ◽  
Vol 12 (1) ◽  
pp. 635-643 ◽  
Author(s):  
Jingwei Wang ◽  
Xiangbin Cai ◽  
Run Shi ◽  
Zefei Wu ◽  
Weijun Wang ◽  
...  
Keyword(s):  

Nano Letters ◽  
2008 ◽  
Vol 8 (12) ◽  
pp. 4421-4427 ◽  
Author(s):  
Seth A. Fortuna ◽  
Jianguo Wen ◽  
Ik Su Chun ◽  
Xiuling Li
Keyword(s):  

Author(s):  
Erick M. Spory

Abstract The pursuit of shorter and narrower channel transistor processes, especially those employing Shallow Trench Isolation (STI), can readily produce devices that are increasingly susceptible to the formation of sub-threshold, leakage-generating defects. Specifically, STI N-channel devices exhibiting lengths at or below 0.35 um and with widths below 1 um, are at a heightened risk of developing a channel micro-twin defect “pipe” due to the very high compressive stress within the silicon lattice. Wider, sub-0.35 um devices can also exhibit the problem if their channels are in extremely close proximity to an active/STI corner region. Modification of the relevant process parameters can significantly alleviate this stress and reduce the frequency of “pipe” formation.


Sign in / Sign up

Export Citation Format

Share Document