Quantum dot Cellular Automata a review on the new paradigm in computation

Author(s):  
R. Jayalakshmi ◽  
R. Amutha
2019 ◽  
Vol 8 (4) ◽  
pp. 10408-10420

Image Steganography isa method of concealment secret information, by embedding it into a video, image. It is one in every of the methods employed to protect secret or sensitive information from malicious attacks. Here we are consider secure image data transmission through secure nano-scale communication circuit, Quantum-dot cellular automata (QCA), could be a new paradigm that replaces CMOS circuits by victimization the charge configuration. QCA is used to design the modern digital circuits at the Nanoscale. Thus, using QCA to implement the proposed design reduces 28.33% of area compared with CMOS implementation. When we consider the features of QCA nanotechnology, it performs well low power dissipation and nano scale size at high frequency is exploring as a emerging technology to replace CMOS based systems. The technology behind the QCA Feynman, Toffoli, and Fredkin universal reversible logic gates circuits in the base are implemented and analyzed. In order to optimize the design QCA technology extend up to 5-input majority gates and use a F-Gate. We are proposed reversible XOR gate like Feynman gate as an Encoder/Decoder circuit. Further consider the benifits of QCA the proposed circuit is encoder circuit is also used for reverse computing to encode the data and to use the LSB technique in the image pixels for secure nano communication circuit. We estimated the area and latency of the QCA circuit


2014 ◽  
Vol 2014 (1) ◽  
pp. 37-44 ◽  
Author(s):  
Arighna Sarkar ◽  
◽  
Debarka Mukhopadhyay ◽  

2020 ◽  
Vol 10 (4) ◽  
pp. 534-547
Author(s):  
Chiradeep Mukherjee ◽  
Saradindu Panda ◽  
Asish K. Mukhopadhyay ◽  
Bansibadan Maji

Background: The advancement of VLSI in the application of emerging nanotechnology explores quantum-dot cellular automata (QCA) which has got wide acceptance owing to its ultra-high operating speed, extremely low power dissipation with a considerable reduction in feature size. The QCA architectures are emerging as a potential alternative to the conventional complementary metal oxide semiconductor (CMOS) technology. Experimental: Since the register unit has a crucial role in digital data transfer between the electronic devices, such study leading to the design of cost-efficient and highly reliable QCA register is expected to be a prudent area of research. A thorough survey on the existing literature shows that the generic models of Serial-in Serial Out (SISO), Serial-in-Parallel-Out (SIPO), Parallel-In- Serial-Out (PISO) and Parallel-in-Parallel-Out (PIPO) registers are inadequate in terms of design parameters like effective area, delay, O-Cost, Costα, etc. Results: This work introduces a layered T gate for the design of the D flip flop (LTD unit), which can be broadly used in SISO, SIPO, PISO, and PIPO register designs. For detection and reporting of high susceptible errors and defects at the nanoscale, the reliability and defect tolerant analysis of LTD unit are also carried out in this work. The QCA design metrics for the general register layouts using LTD unit is modeled. Conclusion: Moreover, the cost metrics for the proposed LTD layouts are thoroughly studied to check the functional complexity, fabrication difficulty and irreversible power dissipation of QCA register layouts.


Author(s):  
Jayanta Pal ◽  
Amit Kumar Pramanik ◽  
Jyotirmoy Sil Sharma ◽  
Apu Kumar Saha ◽  
Bibhash Sen

Sign in / Sign up

Export Citation Format

Share Document