Embedding the Digital Watermarks into FPGA-Projects Containing the Adaptive Logic Modules

Author(s):  
Kostiantyn Zashcholkin ◽  
Oleksandr Drozd ◽  
Olena Ivanova ◽  
Ruslan Shaporin ◽  
Olga Veselska ◽  
...  
Author(s):  
Yu-Yi Liang ◽  
Tien-Yu Kuo ◽  
Shao-Huan Wang ◽  
Wai-Kei Mak

2021 ◽  
pp. 365-373
Author(s):  
Sergey F. Tyurin ◽  
Ruslan V. Vikhorev

The FPGA (Field-Programmable Gate Array) has recently become the popular hardware and so-called LUTs (Look up Tables) are the basic of the FPGAs logic. For example, n-LUT is the MOS pass transistors multiplexer 2n-1 which input data receive SRAM cells logic function configuration (user’s projects Truth Table). Address inputs of the LUT are the variables. Therefore, we get one n-arguments logic function for the actual FPGA configuration. To get m functions (even with the same n-arguments) we should take m LUT. Authors propose a novel Decoder n-LUT (n-DC LUT), which makes possible to get m functions with the same n-arguments, like in Program Logic Array (PLA) CPLD (Complex Programmable Logic Device). DC LUT activates one of the 2n product terms outputs. Combined with OR product terms we can get m functions with the same n-arguments. To do this option we can use, for example, FPGAs typical connections units. The restriction of Meade-Conway for the FPGAs allows n=3 in one tree. Two 3-LUTs with one 1-LUTs form 4-LUT. Modern Adaptive Logic Modules (ALM) have n=8, but not all possible functions are implemented. The article deals with the design and investigation of some variants 3-DC LUT: with pull up output resistors, with orthogonal output circuits, with orthogonal transistors for each pass transistor. Simulation confirms the feasibility of the proposed method and shows that DC LUT with orthogonal output circuits is better variant of the systems realization in terms of current consumption and time delay at large n. A further development of the ALM concept may be the introduction of adaptive DC LUT, which, by tuning, can calculate single LUT function or 2n decoder functions. The proposed elements allow to increase the functionality of the FPGAs.


2021 ◽  
Vol 1901 (1) ◽  
pp. 012031
Author(s):  
S V Belim ◽  
S N Munko ◽  
S Yu Belim

Author(s):  
P.V. Stepanov ◽  

The article analyzes the possibility of using Bluetooth Low Energy technology to solve the problem of identifying and positioning objects. The analysis and comparison of methods for solving the problem of navigation in the room and the problems of identification and positioning of objects is carried out. The features in the methodology, the positioning algorithm and the architecture of the information system are revealed. An adaptive logic for the operation of labels is proposed. The methods of intelligent processing of signals from labels are considered. The method of selective activation of labels and methods of limiting the activation and signal reception zones are described.


Sign in / Sign up

Export Citation Format

Share Document