High performance instruction memory design for multiprocessors

Author(s):  
J.C. Mejia ◽  
M.T. O'Keefe
2019 ◽  
Vol 15 (4) ◽  
pp. 1-21
Author(s):  
Bing Li ◽  
Mengjie Mao ◽  
Xiaoxiao Liu ◽  
Tao Liu ◽  
Zihao Liu ◽  
...  

1990 ◽  
Vol 30 (1-5) ◽  
pp. 135-142
Author(s):  
J.E.H.M. Bormans ◽  
W.J. Withagen ◽  
F.P.M. Budzelaar ◽  
M.P.J. Stevens

2001 ◽  
Vol 47 (8) ◽  
pp. 727-745
Author(s):  
Fleur L. Steven ◽  
Colin Egan ◽  
Richard D. Potter ◽  
Gordon B. Steven

2015 ◽  
Vol 15 (1) ◽  
pp. 81-88 ◽  
Author(s):  
Bikash Poduel ◽  
Prasanna Kansakar ◽  
Sujit R. Chhetri ◽  
Shashidhar Ram Joshi

This paper is delineating the design and implementation of high performance, synthesizable 32-bit pipelined Reduced Instruction Set Computer (RISC) Core. The design of the Harvard Architecture based 32-bit RISC Core involves design of 32-bit Data-path Unit, Control Unit, 32-bit Instruction Memory, 32-bit Data Memory, Register file with each register of size 32 bit. The processor is divided into Fetch, Decode, Execute and Write Back block in order to implement a four-stage pipeline. A 2*16 LCD is connected to the processor IO block to show the instruction execution sequence for demonstration in FPGA. The RISC Core is designed using Verilog HDL and VHDL and is tested in ISIM Simulator. The implementation of the processor is done in a Spartan 3E Starter Board using Xilinx ISE 14.7. All of the instructions incorporated with the processor have been tested successfully both in simulation and hardware implementation in FPGA.DOI: http://dx.doi.org/10.3126/njst.v15i1.12021  Nepal Journal of Science and TechnologyVol. 15, No.1 (2014) 81-88


Sign in / Sign up

Export Citation Format

Share Document