12-bit 250-MHz digital transmitter with DAC and line driver

Author(s):  
Te-Chang Lee ◽  
Jonathan Hsia ◽  
Guo-Ming Sung
2011 ◽  
Vol 25 (6) ◽  
pp. 540-545 ◽  
Author(s):  
Qili Hou ◽  
Kejun Xu ◽  
Ye Li ◽  
Yongqiang Zhu ◽  
Miao Li ◽  
...  

2016 ◽  
Vol 51 ◽  
pp. 35-46 ◽  
Author(s):  
Robin Gerzaguet ◽  
Laurent Ros ◽  
Fabrice Belvèze ◽  
Jean-Marc Brossier

2013 ◽  
Vol 2013 ◽  
pp. 1-8 ◽  
Author(s):  
Bo Zhou ◽  
Kun Zhang ◽  
Wenbiao Zhou ◽  
Yanjun Zhang ◽  
Dake Liu

The carrier-frequency (CF) and intermediate-frequency (IF) pulse-width modulators (PWMs) based on delay lines are proposed, where baseband signals are conveyed by both positions and pulse widths or densities of the carrier clock. By combining IF-PWM and precorrected CF-PWM, a fully digital transmitter with unit-delay autocalibration is implemented in 180 nm CMOS for high reconfiguration. The proposed architecture achieves wide CF range of 2 M–1 GHz, high power efficiency of 70%, and low error vector magnitude (EVM) of 3%, with spectrum purity of 20 dB optimized in comparison to the existing designs.


Sign in / Sign up

Export Citation Format

Share Document