Low-Power High-Performance and Dynamically Configured Multi-Port Cache Memory Architecture

Author(s):  
H. Bajwa ◽  
X. Chen
SPIN ◽  
2013 ◽  
Vol 03 (04) ◽  
pp. 1340014 ◽  
Author(s):  
TAKAHIRO HANYU

This paper presents an architecture-level approach, called nonvolatile logic-in-memory (NV-LIM) architecture, to solving performance-wall and power-wall problems in the present CMOS-only-based logic-LSI (Large-Scaled Integration) processors. The use of magnetic tunnel junction devices combined with a CMOS-gate style makes it possible to achieve a high-performance and ultra-low-power logic LSI. Some concrete examples using the proposed method allow you to achieve the desired performance improvement compared to a corresponding CMOS-only-based realization.


Author(s):  
Susumu Takeda ◽  
Hiroki Noguchi ◽  
Kumiko Nomura ◽  
Shinobu Fujita ◽  
Shinobu Miwa ◽  
...  

2021 ◽  
Vol 1116 (1) ◽  
pp. 012136
Author(s):  
Reeya Agrawal ◽  
Neetu Faujdar ◽  
Aditi Saxena

Author(s):  
Hiroki Noguchi ◽  
Kazutaka Ikegami ◽  
Naoharu Shimomura ◽  
Tanamoto Tetsufumi ◽  
Junichi Ito ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document