50×20 crossbar switch block (CSB) with two-varistors (a-Si/SiN/a-Si) selected complementary atom switch for a highly-dense reconfigurable logic

Author(s):  
N. Banno ◽  
M. Tilda ◽  
K. Okamoto ◽  
N. Iguchi ◽  
T. Sakamoto ◽  
...  
1988 ◽  
Vol 24 (5) ◽  
pp. 275 ◽  
Author(s):  
G.L. Tangonan ◽  
V. Jones ◽  
J. Pikulski ◽  
D. Jackson ◽  
D. Persechini ◽  
...  
Keyword(s):  

2021 ◽  
Vol 20 (3) ◽  
pp. 1-22
Author(s):  
David Langerman ◽  
Alan George

High-resolution, low-latency apps in computer vision are ubiquitous in today’s world of mixed-reality devices. These innovations provide a platform that can leverage the improving technology of depth sensors and embedded accelerators to enable higher-resolution, lower-latency processing for 3D scenes using depth-upsampling algorithms. This research demonstrates that filter-based upsampling algorithms are feasible for mixed-reality apps using low-power hardware accelerators. The authors parallelized and evaluated a depth-upsampling algorithm on two different devices: a reconfigurable-logic FPGA embedded within a low-power SoC; and a fixed-logic embedded graphics processing unit. We demonstrate that both accelerators can meet the real-time requirements of 11 ms latency for mixed-reality apps. 1


2021 ◽  
pp. 1-1
Author(s):  
Ruiting Zhao ◽  
Xiaoyue Zhao ◽  
Houfang Liu ◽  
Minghao Shao ◽  
Qixin Feng ◽  
...  

Author(s):  
Sergio R. Geninatti ◽  
Manuel Hernandez Calvino ◽  
Jose Ignacio Benavides Benitez ◽  
Nicolas Guil Mata

1994 ◽  
Author(s):  
Dai Hyun Kim ◽  
Andrew A. Kostrzewski ◽  
Tomasz P. Jannson ◽  
Gajendra D. Savant ◽  
Sueh-Wen Siao ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document