A high-throughput LDPC decoder architecture for high-rate WPAN systems

Author(s):  
Kyung-Il Baek ◽  
Hanho Lee ◽  
Chang-Seok Choi ◽  
Sangmin Kim ◽  
Gerald E. Sobelman
Electronics ◽  
2021 ◽  
Vol 10 (4) ◽  
pp. 516
Author(s):  
Tram Thi Bao Nguyen ◽  
Tuy Nguyen Tan ◽  
Hanho Lee

This paper presents a pipelined layered quasi-cyclic low-density parity-check (QC-LDPC) decoder architecture targeting low-complexity, high-throughput, and efficient use of hardware resources compliant with the specifications of 5G new radio (NR) wireless communication standard. First, a combined min-sum (CMS) decoding algorithm, which is a combination of the offset min-sum and the original min-sum algorithm, is proposed. Then, a low-complexity and high-throughput pipelined layered QC-LDPC decoder architecture for enhanced mobile broadband specifications in 5G NR wireless standards based on CMS algorithm with pipeline layered scheduling is presented. Enhanced versions of check node-based processor architectures are proposed to improve the complexity of the LDPC decoders. An efficient minimum-finder for the check node unit architecture that reduces the hardware required for the computation of the first two minima is introduced. Moreover, a low complexity a posteriori information update unit architecture, which only requires one adder array for their operations, is presented. The proposed architecture shows significant improvements in terms of area and throughput compared to other QC-LDPC decoder architectures available in the literature.


IEEE Access ◽  
2019 ◽  
Vol 7 ◽  
pp. 20302-20315 ◽  
Author(s):  
Mao-Ruei Li ◽  
Wei-Xiang Chu ◽  
Huang-Chang Lee ◽  
Yeong-Luh Ueng

Author(s):  
Swapnil Mhaske ◽  
Hojin Kee ◽  
Tai Ly ◽  
Ahsan Aziz ◽  
Predrag Spasojevic

Author(s):  
TONY TSANG

This paper presents a high-throughput memory efficient decoder for low density parity check (LDPC) codes in the high-rate wireless personal area network application. The novel techniques which can apply to our selected LDPC code is proposed, including parallel blocked layered decoding architecture and simplification of the WiGig networks. State-of-the-art flexible LDPC decoders cannot simultaneously achieve the high throughput mandated by these standards and the low power needed for mobile applications. This work develops a flexible, fully pipelined architecture for the IEEE 802.11ad standard capable of achieving both goals. We use Real Time–Performance Evaluation Process Algebra (RT-PEPA) to evaluate a typical LDPC Decoder system's performance. The approach is more convenient, flexible, and lower cost than the former simulation method which needs to develop special hardware and software tools. Moreover, we can easily analyze how changes in performance depend on changes in a particular mode by supplying ranges for parameter values.


2014 ◽  
Vol 61 (9) ◽  
pp. 2738-2746 ◽  
Author(s):  
Chung-Chao Cheng ◽  
Jeng-Da Yang ◽  
Huang-Chang Lee ◽  
Chia-Hsiang Yang ◽  
Yeong-Luh Ueng

Sign in / Sign up

Export Citation Format

Share Document