500-MS/s 5-bit ADC in 65-nm CMOS With Split Capacitor Array DAC

2007 ◽  
Vol 42 (4) ◽  
pp. 739-747 ◽  
Author(s):  
Brian P. Ginsburg ◽  
Anantha P. Chandrakasan
Author(s):  
Yingxin Zheng ◽  
Zongmin Wang ◽  
Song Yang ◽  
Qizhang Li ◽  
Li Xiang

Author(s):  
Yan Zhu ◽  
U-Fat Chio ◽  
He-Gong Wei ◽  
Sai-Weng Sin ◽  
Seng-Pan U ◽  
...  

VLSI Design ◽  
2010 ◽  
Vol 2010 ◽  
pp. 1-8 ◽  
Author(s):  
Yan Zhu ◽  
U-Fat Chio ◽  
He-Gong Wei ◽  
Sai-Weng Sin ◽  
Seng-Pan U ◽  
...  

A novel Capacitor array structure for Successive Approximation Register (SAR) ADC is proposed. This circuit efficiently utilizes charge recycling to achieve high-speed of operation and it can be applied to high-speed and low-to-medium-resolution SAR ADC. The parasitic effects and the static linearity performance, namely, the INL and DNL, of the proposed structure are theoretically analyzed and behavioral simulations are performed to demonstrate its effectiveness under those nonidealities. Simulation results show that to achieve the same conversion performance the proposed capacitor array structure can reduce the average power consumed from the reference ladder by 90% when compared to the binary-weighted splitting capacitor array structure.


Author(s):  
Si-Seng Wong ◽  
Yan Zhu ◽  
Chi-Hang Chan ◽  
U-Fat Chio ◽  
Sai-Weng Sin ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document