A 12-Bit 31.1UW 1MS/S SAR ADC with On-Chip Input-Signal-Independent Calibration Achieving 100.4DB SFDR Using 256FF Sampling Capacitance

Author(s):  
Junhua Shen ◽  
Akira Shikata ◽  
Anping Liu ◽  
Frederick Chalifoux
2019 ◽  
Vol 54 (4) ◽  
pp. 937-947 ◽  
Author(s):  
Junhua Shen ◽  
Akira Shikata ◽  
Anping Liu ◽  
Baozhen Chen ◽  
Frederick Chalifoux

2011 ◽  
Vol 32 (8) ◽  
pp. 085003 ◽  
Author(s):  
Ning Qiao ◽  
Jiantou Gao ◽  
Kai Zhao ◽  
Bo Yang ◽  
Zhongli Liu ◽  
...  

Author(s):  
Masato Yoshioka ◽  
Kiyoshi Ishikawa ◽  
Takeshi Takayama ◽  
Sanroku Tsukamoto
Keyword(s):  
Sar Adc ◽  

2012 ◽  
Vol 182-183 ◽  
pp. 1440-1445
Author(s):  
Xi Tian ◽  
Fei Qiao ◽  
Zai Wang Dong ◽  
Yu Jun Liu ◽  
Yu Ting Zhao

A novel design methodology for multipliers to reducing both active leakage and dynamic power using dynamic power gating is presented, where sleep transistors are inserted between the real and virtual ground rails of various parts of the multiplier which could be selectively turned on/off. On-chip sleep signals are generated from one input signal of the multiplier which has larger dynamic range. By detecting the magnitude of the input signal, the idle parts of the multiplier are identified and the power gating schemes are dynamically applied even when the multiplier is performing useful computation. Simulations show that the total power dissipation of the proposed multiplier could be reduced up to 39.3% in a typical DSP application.


Sign in / Sign up

Export Citation Format

Share Document