scholarly journals A Hardware Efficient Reconfigurable Double-Balanced/Sub-Harmonic Down-Conversion CMOS Mixer for Cognitive Receiver Applications

Author(s):  
Seongjin Bae ◽  
Dongmin Kim ◽  
Donggu Im
Keyword(s):  
2014 ◽  
Vol 24 (01) ◽  
pp. 1550002 ◽  
Author(s):  
Mina Amiri ◽  
Adib Abrishamifar

In this paper a new high-linear CMOS mixer is proposed. A well-known low voltage CMOS multiplier structure is used for mixer application in this paper and its linearity is provided by adjusting the value of a resistor, sizing the aspect ratio of a PMOS transistor and adding a proper value of inductor at the input stage. In simulation, a supply voltage as low as 1 V is applied to the circuit. Simulation results of improved mixer in a 0.18-μm CMOS technology illustrate 14 dB increases in IIP3 and also an increase around 1.4 dB is obtained in conversion gain. Furthermore, additional components which are used for improving linearity would not increase the power consumption and area significantly.


JETP Letters ◽  
2020 ◽  
Vol 112 (5) ◽  
pp. 269-273
Author(s):  
V. D. Sultanov ◽  
K. A. Kuznetsov ◽  
A. A. Leontyev ◽  
G. Kh. Kitaeva

2021 ◽  
Vol 109 ◽  
pp. 104983
Author(s):  
Hosein Seyedi ◽  
Ramin Dehdasht-Heydari ◽  
Saeed Roshani

2021 ◽  
pp. 159405
Author(s):  
Cao T.M. Dung ◽  
Le T.T. Giang ◽  
Do Huy Binh ◽  
Le Van Hieu ◽  
Tran T.T. Van

Author(s):  
Anh-Tuan Phan ◽  
Chang-Wan Kim ◽  
Min-Suk Kang ◽  
Mun-Suk Chong ◽  
Sang-Gug Lee ◽  
...  
Keyword(s):  

Sign in / Sign up

Export Citation Format

Share Document