scholarly journals Signal Switching, Crosstalk, and Arrestin Scaffolds

Hypertension ◽  
2006 ◽  
Vol 48 (2) ◽  
pp. 173-179 ◽  
Author(s):  
Nicola J. Smith ◽  
Louis M. Luttrell
Keyword(s):  
Author(s):  
Yosi Ben-Asher ◽  
Esti Stein ◽  
Vladislav Tartakovsky

Pass transistor logic (PTL) is a circuit design technique wherein transistors are used as switches. The reconfigurable mesh (RM) is a model that exploits the power of PTLs signal switching, by enabling flexible bus connections in a grid of processing elements containing switches. RM algorithms have theoretical results proving that [Formula: see text] can speed up computations significantly. However, the RM assumes that the latency of broadcasting a signal through [Formula: see text] switches (bus length) is 1. This is an unrealistic assumption preventing physical realizations of the RM. We propose the restricted-RM (RRM) wherein the bus lengths are restricted to [Formula: see text], [Formula: see text]. We show that counting the number of 1-bits in an input of [Formula: see text] bits can be done in [Formula: see text] steps for [Formula: see text] by an [Formula: see text] RRM. An almost matching lower bound is presented, using a technique which adds to the few existing lower-bound techniques in this area. Finally, the algorithm was directly coded over an FPGA, outperforming an optimal tree of adders. This work presents an alternative way of counting, which is fundamental for summing, beating regular Boolean circuits for large numbers, where summing a vast amount of numbers is the basis of any accelerator in embedded systems such as neural-nets and streaming. a


1981 ◽  
Vol 28 (10) ◽  
pp. 1220-1220 ◽  
Author(s):  
J. Faricelli ◽  
J. Nulman ◽  
P. Krusius ◽  
J. Frey

2019 ◽  
Vol 37 (24) ◽  
pp. 6025-6032
Author(s):  
Liang Huo ◽  
Ruoxu Wang ◽  
Ming Tang ◽  
Qiong Wu ◽  
Songnian Fu ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document