Influence of a Board-Level Risk Committee on Value

2018 ◽  
Author(s):  
Nicos Scordis
Keyword(s):  
2020 ◽  
Vol 18 (2) ◽  
pp. 114-126
Author(s):  
Valery V. Karpov ◽  
Anna G. Breusova ◽  
Anna A. Korableva

The article is devoted to the theoretical foundations and analysis of the experience of subjects of the Russian Federation in the field of regional development risk management. The article examines the concept of risk, its difference and relationship with the concepts of uncertainty, threat, danger, security and others. It is determined that dangers are constantly present in the regional economy. And risk, as a measurable uncertainty with multiple outcomes, for which the probability of occurrence of a risk event is calculated, is manifested as a result of the occurrence of a hazard. When comparing the concepts of risk and security, this means that the security of the regional economy is manifested in the ability to resist threats and manage risks, and not in the complete absence of dangers. It is revealed that ISO standards distinguish between the concepts of risk management and risk management. For further discussion, risk management is understood as a systematic approach to using the full range of mechanisms available to public authorities to reduce emerging risks and threats to the socio-economic development of the region. Further, the analysis of risk management in the practice of regional management on the example of the Omsk, Novosibirsk and Tyumen regions is carried out. The relevant tools in the activities of government bodies, such as territorial development strategies, state programs and projects, were identified, which allowed us to introduce a classification of risks with the allocation of strategic, tactical risks of territorial development and project management risks, among which there is a strategic level. The analysis of the implemented tools for compliance with the mandatory stages of risk management showed mainly the absence of risk identification, unified requirements for risk accounting and systematic risk management of regional development. Among the assessed regions, the Tyumen region has the best practices in terms of risk management. For a more detailed analysis authors highlighted the key institutional and instrumental elements of risk management such as risk committee, strategic risk map, risk register, action plan for risk management, and defined logical relationships between them.


Author(s):  
Clarence Rebello ◽  
Ted Kolasa ◽  
Parag Modi

Abstract During the search for the root cause of a board level failure, all aspects of the product must be revisited and investigated. These aspects encompass design, materials, and workmanship. In this discussion, the failure investigation involved an S-Band Power Amplifier assembly exhibiting abnormally low RF output power where initial troubleshooting did not provide a clear cause of failure. A detailed fault tree drove investigations that narrowed the focus to a few possible root causes. However, as the investigation progressed, multiple contributors were eventually discovered, some that were not initially considered.


Author(s):  
Jim Colvin ◽  
Timothy Hazeldine ◽  
Heenal Patel

Abstract The standard requirement for FA Engineers needing to remove components from a board, prior to decapsulation or sample preparation, is shown to be greatly reduced, by the methods discussed here. By using a mechanical selected area preparation system with an open-design it is possible to reach all required areas of a large printed circuit board (PCB) or module to prepare a single component ‘in situ’. This makes subsequent optical or electrical testing faster and often more convenient to accomplish. Electronic End-pointing and 3D curvature compensation methods can often be used in parallel with sample prep techniques to further improve the consistency and efficacy of the decapsulation and thinning uniformity and final remaining silicon thickness (RST). Board level prep eliminates the worry of rework removal of BGA packages and the subsequent risk of damage to the device. Since the entire board is mounted, the contamination is restricted to the die surface and can be kept from the underside ball connections unlike current liquid immersion methods of package thinning or delayering. Since the camera is in line with the abrasion interface, imaging is real time during the entire milling and thinning process. Recent advances in automated tilt-table design have meant that a specific component’s angular orientation can be optimized for sample preparation. Improved tilt table technology also allows for improved mounting capability for boards of many types and sizes. The paper describes methods for decapsulation, thinning and backside polishing of a part ‘in situ’ on the polishing machine and allows the system to operate as a probe station for monitoring electrical characteristics while thinning. Considerations for designing board-level workholders are described – for boards that that are populated with components on one or even both sides. Using the techniques described, the quality of sample preparation and control is on a par with the processing of single package-level devices.


Author(s):  
Ian Kearney ◽  
Stephen Brink

Abstract The shift in power conversion and power management applications to thick copper clip technologies and thinner silicon dies enable high-current connections (overcoming limitations of common wire bond) and enhance the heat dissipation properties of System-in-Package solutions. Powerstage innovation integrates enhanced gate drivers with two MOSFETs combining vertical current flow with a lateral power MOSFET. It provides a low on-resistance and requires an extremely low gate charge with industry-standard package outlines - a combination not previously possible with existing silicon platforms. These advancements in both silicon and 3D Multi-Chip- Module packaging complexity present multifaceted challenges to the failure analyst. The various height levels and assembly interfaces can be difficult to deprocess while maintaining all the critical evidence. Further complicating failure isolation within the system is the integration of multiple chips, which can lead to false positives. Most importantly, the discrete MOSFET all too often gets overlooked as just a simple threeterminal device leading to incorrect deductions in determining true root cause. This paper presents the discrete power MOSFET perspective amidst the competing forces of the system-to-board-level failure analysis. It underlines the requirement for diligent analysis at every step and the importance as an analyst to contest the conflicting assumptions of challenging customers. Automatic Test Equipment (ATE) data-logs reported elevated power MOSFET leakage. Initial assumptions believed a MOSFET silicon process issue existed. Through methodical anamnesis and systematic analysis, the true failure was correctly isolated and the power MOSFET vindicated. The authors emphasize the importance of investigating all available evidence, from a macro to micro 3D package perspective, to achieve the bona fide path forward and true root cause.


Sign in / Sign up

Export Citation Format

Share Document