Fast digital foreground gain error calibration for pipelined ADC

2019 ◽  
Vol 13 (2) ◽  
pp. 219-225
Author(s):  
Jupinder Kaur ◽  
Prince Prabhakar ◽  
Anil Singh ◽  
Alpana Agarwal
Electronics ◽  
2019 ◽  
Vol 8 (12) ◽  
pp. 1551 ◽  
Author(s):  
Jianwen Li ◽  
Xuan Guo ◽  
Jian Luan ◽  
Danyu Wu ◽  
Lei Zhou ◽  
...  

This paper presents a four-channel time-interleaved 3GSps 12-bit pipelined analog-to-digital converter (ADC). The combination of master clock sampling and delay-adjusting is adopted to remove the time skew due to channel mismatches. An early comparison scheme is used to minimize the non-overlapping time, where a custom-designed latch is developed to replace the typical non-overlapping clock generator. By using the dither capacitor to generate an equivalent direct current input, a zero-input-based calibration is developed to correct the capacitor mismatch and inter-stage gain error. Fabricated in a 40 nm CMOS process, the ADC achieves a signal-to-noise-and-distortion ratio (SNDR) of 57.8 dB and a spurious free dynamic range (SFDR) of 72 dB with a 23 MHz input tone. It can achieve an SNDR above 52.3 dB and an SFDR above 61.5 dB across the entire first Nyquist zone. The differential and integral nonlinearities are −0.93/+0.73 least significant bit (LSB) and −2.8/+4.3 LSB, respectively. The ADC consumes 450 mW powered at 1.8V, occupies an active area of 3 mm × 1.3 mm. The calculated Walden figure of merit reaches 0.44 pJ/step.


2014 ◽  
Vol 23 (03) ◽  
pp. 1450034
Author(s):  
NING NING ◽  
ZHILING SUI ◽  
JING LI ◽  
SHUANGYI WU ◽  
HUA CHEN ◽  
...  

This paper presents a multiscaling coefficient technique for convergence speed boosting in pipelined analog-to-digital converter (ADC) with noisy-signal-based gain error background calibration. By detecting the monotonicity of calculated gain error, the convergence process of the system can be divided into several phases. Each phase is then applied with different scaling coefficients, so rapid convergence speed and stable calibration system can be accomplished simultaneously. The time cost on convergence process can be reduced significantly, and stable calibration system has been simulated during the ADC's normal operation.


Sign in / Sign up

Export Citation Format

Share Document