Magnetic-tunnel-junction based low-energy nonvolatile flip-flop using an area-efficient self-terminated write driver

2015 ◽  
Vol 117 (17) ◽  
pp. 17B504 ◽  
Author(s):  
Daisuke Suzuki ◽  
Takahiro Hanyu
Electronics ◽  
2020 ◽  
Vol 9 (9) ◽  
pp. 1406
Author(s):  
Jaeyoung Park

This paper presents two novel hybrid non-volatile flip-flops (NVFFs) comprised of the conventional CMOS flip-flop for static storage in normal operations and Spin-Orbit-Torque Magnetic Tunnel Junction (SOT-MTJ) devices for temporary storage during power gating. The proposed NVFFs re-utilize a part of the standard CMOS flip-flop infrastructure for storing and restoring data onto MTJs for reducing the area. Furthermore, the proposed NVFFs re-use a write current, which is used for storing an MTJ, to write the other MTJ at a time, resulting in 50% storing energy reduction. To reduce the area further, the number of external terminals of an MTJ is reduced by shorting the shorting physical terminals. Removing a terminal using the proposed STT-Like SOT configuration results in fewer transistors to control. The proposed NVFF circuits are evaluated using a compact MTJ model targeting implementation in a 14-nm technology node. Analysis indicates that area overheads are only 10.3% and 6.9% compared to the conventional D flip-flop because three or two minimum-sized NMOS transistors are added for accessing MTJs. Compared to the best previously known NVFFs, the proposed NVFF has an improvement by a factor of 2–8 in terms of the area overhead.


2012 ◽  
Vol 20 (11) ◽  
pp. 2044-2053 ◽  
Author(s):  
Kyungho Ryu ◽  
Jisu Kim ◽  
Jiwan Jung ◽  
Jung Pill Kim ◽  
Seung H. Kang ◽  
...  

2012 ◽  
Vol 51 (2S) ◽  
pp. 02BM06 ◽  
Author(s):  
Shoun Matsunaga ◽  
Akira Katsumata ◽  
Masanori Natsui ◽  
Tetsuo Endoh ◽  
Hideo Ohno ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document