SPROUT - Smart Power ROUting Tool for Board-Level Exploration and Prototyping

Author(s):  
Rassul Bairamkulov ◽  
Abinash Roy ◽  
Mali Nagarajan ◽  
Vaishnav Srinivas ◽  
Eby G. Friedman
Keyword(s):  
Author(s):  
Rassul Bairamkulov ◽  
Abinash Roy ◽  
Mahalingam Nagarajan ◽  
Vaishnav Srinivas ◽  
Eby G. Friedman
Keyword(s):  

2019 ◽  
pp. 123-128 ◽  
Author(s):  
Maksim V. Demchenko ◽  
Rostislav O. Ruchkin ◽  
Eugenia P. Simaeva

The article substantiates the expediency of improving the legal support for the introduction and use of energy-efficient lighting equipment, as well as smart networks (Smart Grid), taking into account the ongoing digitalization of the Russian economy and electric power industry. The goal of scientific research is formulated, which is to develop practical recommendations on optimization of the public relations legal regulation in the digital power engineering sector. The research methodology is represented by the interaction of the legal and sociological aspects of the scientific methods system. The current regulatory and legal basis for the transformation of digital electricity relations has been determined. The need to modernize the system of the new technologies introduction legal regulation for generation, storage, transmission of energy, intelligent networks, including a riskbased management model, is established. A set of standardsetting measures was proposed to transform the legal regulation of public relations in the field of energyefficient lighting equipment with the aim of creating and effectively operating a single digital environment, both at the Federal and regional levels. A priority is set for the development of “smart” power grids and highly efficient power equipment in the constituent entities of the Russian Federation through a set of legal, economic (financial), edu cational measures.


Author(s):  
Clarence Rebello ◽  
Ted Kolasa ◽  
Parag Modi

Abstract During the search for the root cause of a board level failure, all aspects of the product must be revisited and investigated. These aspects encompass design, materials, and workmanship. In this discussion, the failure investigation involved an S-Band Power Amplifier assembly exhibiting abnormally low RF output power where initial troubleshooting did not provide a clear cause of failure. A detailed fault tree drove investigations that narrowed the focus to a few possible root causes. However, as the investigation progressed, multiple contributors were eventually discovered, some that were not initially considered.


Author(s):  
Jim Colvin ◽  
Timothy Hazeldine ◽  
Heenal Patel

Abstract The standard requirement for FA Engineers needing to remove components from a board, prior to decapsulation or sample preparation, is shown to be greatly reduced, by the methods discussed here. By using a mechanical selected area preparation system with an open-design it is possible to reach all required areas of a large printed circuit board (PCB) or module to prepare a single component ‘in situ’. This makes subsequent optical or electrical testing faster and often more convenient to accomplish. Electronic End-pointing and 3D curvature compensation methods can often be used in parallel with sample prep techniques to further improve the consistency and efficacy of the decapsulation and thinning uniformity and final remaining silicon thickness (RST). Board level prep eliminates the worry of rework removal of BGA packages and the subsequent risk of damage to the device. Since the entire board is mounted, the contamination is restricted to the die surface and can be kept from the underside ball connections unlike current liquid immersion methods of package thinning or delayering. Since the camera is in line with the abrasion interface, imaging is real time during the entire milling and thinning process. Recent advances in automated tilt-table design have meant that a specific component’s angular orientation can be optimized for sample preparation. Improved tilt table technology also allows for improved mounting capability for boards of many types and sizes. The paper describes methods for decapsulation, thinning and backside polishing of a part ‘in situ’ on the polishing machine and allows the system to operate as a probe station for monitoring electrical characteristics while thinning. Considerations for designing board-level workholders are described – for boards that that are populated with components on one or even both sides. Using the techniques described, the quality of sample preparation and control is on a par with the processing of single package-level devices.


Author(s):  
Ian Kearney ◽  
Stephen Brink

Abstract The shift in power conversion and power management applications to thick copper clip technologies and thinner silicon dies enable high-current connections (overcoming limitations of common wire bond) and enhance the heat dissipation properties of System-in-Package solutions. Powerstage innovation integrates enhanced gate drivers with two MOSFETs combining vertical current flow with a lateral power MOSFET. It provides a low on-resistance and requires an extremely low gate charge with industry-standard package outlines - a combination not previously possible with existing silicon platforms. These advancements in both silicon and 3D Multi-Chip- Module packaging complexity present multifaceted challenges to the failure analyst. The various height levels and assembly interfaces can be difficult to deprocess while maintaining all the critical evidence. Further complicating failure isolation within the system is the integration of multiple chips, which can lead to false positives. Most importantly, the discrete MOSFET all too often gets overlooked as just a simple threeterminal device leading to incorrect deductions in determining true root cause. This paper presents the discrete power MOSFET perspective amidst the competing forces of the system-to-board-level failure analysis. It underlines the requirement for diligent analysis at every step and the importance as an analyst to contest the conflicting assumptions of challenging customers. Automatic Test Equipment (ATE) data-logs reported elevated power MOSFET leakage. Initial assumptions believed a MOSFET silicon process issue existed. Through methodical anamnesis and systematic analysis, the true failure was correctly isolated and the power MOSFET vindicated. The authors emphasize the importance of investigating all available evidence, from a macro to micro 3D package perspective, to achieve the bona fide path forward and true root cause.


Sign in / Sign up

Export Citation Format

Share Document