Exploiting error detection latency for parity-based soft error detection

Author(s):  
Gokce Aydos ◽  
Goerschwin Fey
IEEE Micro ◽  
2004 ◽  
Vol 24 (6) ◽  
pp. 22-29 ◽  
Author(s):  
J.C. Smolens ◽  
B.T. Gold ◽  
J. Kim ◽  
B. Falsafi ◽  
J.C. Hoe ◽  
...  

2021 ◽  
Author(s):  
Jalal Mohammad Chikhe

Due to the reduction of transistor size, modern circuits are becoming more sensitive to soft errors. The development of new techniques and algorithms targeting soft error detection are important as they allow designers to evaluate the weaknesses of the circuits at an early stage of the design. The project presents an optimized implementation of soft error detection simulator targeting combinational circuits. The developed simulator uses advanced switch level models allowing the injection of soft errors caused by single event-transient pulses with magnitudes lesser than the logic threshold. The ISCAS'85 benchmark circuits are used for the simulations. The transients can be injected at drain, gate, or inputs of logic gate. This gives clear indication of the importance of transient injection location on the fault coverage. Furthermore, an algorithm is designed and implemented in this work to increase the performance of the simulator. This optimized version of the simulator achieved an average speed-up of 310 compared to the non-algorithm based version of the simulator.


2011 ◽  
Vol 60 (10) ◽  
pp. 1511-1516 ◽  
Author(s):  
Pedro Reviriego ◽  
Chris Bleakley ◽  
Juan Antonio Maestro ◽  
Anne O'Donnell

Sign in / Sign up

Export Citation Format

Share Document