Pressure and depth dependence of sidewall roughness of polymer optical waveguides during reactive ion etching

Author(s):  
S.K. Pani ◽  
C.C. Wong ◽  
C.S. Premachandran ◽  
M.K. Iyer ◽  
P.V. Ramana ◽  
...  
2004 ◽  
Vol 85 (7) ◽  
pp. 1295-1297 ◽  
Author(s):  
S. K. Pani ◽  
C. C. Wong ◽  
K. Sudharsanam

2002 ◽  
Vol 744 ◽  
Author(s):  
Shom Ponoth ◽  
Navnit Agarwal ◽  
Peter Persans ◽  
Joel Plawsky

ABSTRACTOptical waveguides are being explored for on-chip purposes to overcome the speed limitations of electrical interconnects. Passive optical components like waveguides and vertical outcouplers are important components in such schemes. In this study we fabricate planar waveguides with integrated vertical micro-mirrors using standard Back End of the Line silicon (BEOL) CMOS based processes. Around 1.6 μm of a hybrid alkoxy siloxane polymer with a refractive index of ∼ 1.50 at the intended wavelength of 830 nm is used as the core and plasma deposited silicon oxide with a refractive index of ∼ 1.46 is used as the cladding. The angular face in the polymer waveguide that would function as the mirror surface was fabricated by a pattern transfer method which involves transferring the angle in a template to the waveguide using anisotropic reactive ion etching. The sidewall angle realized in a positive resist on patterning was used as the angle template. Exposure and development conditions were adjusted for Shipley® S1813 photoresist to generate a sidewall angle of ∼ 65°. The anisotropic Reactive Ion Etching (RIE) was done using a CF4/O2 plasma chemistry. A gas composition of 50/50 CF4/O2 was chosen in order to minimize the etch related roughness of the polymer and the photoresist. The metallization of the mirror faces was done using a self-aligned maskless technique which ensures metal deposition only on the angular face and also eliminates a lithography step.


2011 ◽  
Vol 3 (6) ◽  
pp. 2092-2098 ◽  
Author(s):  
Clément Cabanetos ◽  
Hind Mahé ◽  
Errol Blart ◽  
Yann Pellegrin ◽  
Véronique Montembault ◽  
...  

2006 ◽  
Vol 527-529 ◽  
pp. 1115-1118 ◽  
Author(s):  
Laura J. Evans ◽  
Glenn M. Beheim

High aspect ratio silicon carbide (SiC) microstructures are needed for microengines and other harsh environment micro-electro-mechanical systems (MEMS). Previously, deep reactive ion etching (DRIE) of low aspect ratio (AR ≤1) deep (>100 *m) trenches in SiC has been reported. However, existing DRIE processes for SiC are not well-suited for definition of high aspect ratio features because such simple etch-only processes provide insufficient control over sidewall roughness and slope. Therefore, we have investigated the use of a time-multiplexed etch-passivate (TMEP) process, which alternates etching with polymer passivation of the etch sidewalls. An optimized TMEP process was used to etch high aspect ratio (AR up to 13) deep (>100 *m) trenches in 6H-SiC. Power MEMS structures (micro turbine blades) in 6H-SiC were also fabricated.


2006 ◽  
Vol 970 ◽  
Author(s):  
Susan Burkett ◽  
L. Schaper ◽  
T. Rowbotham ◽  
J. Patel ◽  
T. Lam ◽  
...  

ABSTRACTThe formation of vertical interconnects to create three-dimensional (3D) interconnects enables integration of dissimilar electronic material technologies. These vertical interconnects are metal filled blind vias etched in silicon and are formed by a series of processing steps that include: silicon etch; insulation/barrier/seed layer deposition; electroplating of Cu to fill the via; wafer grinding and thinning; and back side processing to form contacts. Deep reactive ion etching (DRIE) is used to etch silicon vias with attention given to process parameters that affect sidewall angle, sidewall roughness, and lateral etch growth at the top of the via. After etching, vias are insulated by depositing 0.5 μm of silicon dioxide by plasma enhanced chemical vapor deposition (PECVD) at 325°C. A barrier film of TaN is reactively sputtered after insulation deposition followed by a Cu sputtered seed film allowing electroplated Cu to fill the blind via. Reverse pulse plating is used to achieve bottom-up filling of the via. Once void-free electroplated vias are prepared, the process wafer is attached to a carrier wafer for silicon back grinding. Vias on the process wafer are “exposed” from the back side of the wafer with a combination of processes that include mechanical grinding, polishing, and reactive ion etching (RIE). Contact pads are then formed by conventional IC processes. Cu posts are used to connect the electronic devices and to address thermal management issues as well. This paper presents materials aspects to consider when fabricating through silicon vias (TSVs). Modeling of the Cu-filled vias to investigate thermal management schemes and Cu posts to investigate mechanical reliability is also presented.


1996 ◽  
Author(s):  
George F. McLane ◽  
Paul Cooke ◽  
Robert P. Moerkirk

Sign in / Sign up

Export Citation Format

Share Document