Thread ID based power reduction mechanism for multi-thread shared set-associative caches

Author(s):  
Wenming Li ◽  
Lingjun Fan ◽  
Zihou Wang ◽  
Xiaochun Ye ◽  
Da Wang ◽  
...  
2019 ◽  
Author(s):  
Christian Prehal ◽  
Aleksej Samojlov ◽  
Manfred Nachtnebel ◽  
Manfred Kriechbaum ◽  
Heinz Amenitsch ◽  
...  

<b>Here we use in situ small and wide angle X-ray scattering to elucidate unexpected mechanistic insights of the O2 reduction mechanism in Li-O2 batteries.<br></b>


2018 ◽  
Vol 6 (2) ◽  
pp. 1
Author(s):  
SEKHAR REDDY M. CHANDRA ◽  
REDDY P. RAMANA ◽  
◽  

1985 ◽  
Vol 50 (3) ◽  
pp. 712-725 ◽  
Author(s):  
Jiří Barek ◽  
Lubomír Kelnar

The polarographic reduction of N,N-dimethyl-4-amino-4'-hydroxyazobenzene in water-methanol medium was investigated. Evidence is presented for adsorption of the depolarizer on the electrode, and a reduction mechanism is proposed. Conditions are indicated for the determination of this compound in the concentration range 10-4-10-6 mol/l by d.c. polarography, 10-5 to 3 . 10-7 mol/l by Tast polarography, and 10-5-3 . 10-8 mol/l by differential pulse polarography.


1989 ◽  
Vol 54 (1) ◽  
pp. 53-63 ◽  
Author(s):  
Roland Meier ◽  
Harald Frank ◽  
Reinhard Kirmse ◽  
Reiner Salzer ◽  
Joachim Stach ◽  
...  

The voltammetric behaviour of amavadine (AV) was found to be considerably different from that of the complexes of VO2+ with methyliminodiacetic acid (MIDA) and iminodiacetic acid (IDA). To get an insight in the rather complicated reduction mechanism of the latter complexes the reductions of V(III) (MIDA) and V(III) (IDA) have been studied for comparison. The species V(III) (MIDA)2 and V(III) (IDA)2 are reduced to the appropriate V(II) complexes in a chemically reversible process. VO(MIDA)2 and VO(IDA)2 are reduced to the same complexes via an ECE mechanism. The investigation of the electroreduction of AV shows that this process is not reversible in the chemical sense. As a probable explanation, the conclusion was drawn that AV and the usual V(IV)O-iminocarboxylato complexes differ in their structures.


Author(s):  
Sumit Saha ◽  
Arpit Singh ◽  
Maryam Shojaei Baghini ◽  
Mayank Goel ◽  
V. Ramgopal Rao
Keyword(s):  

Electronics ◽  
2021 ◽  
Vol 10 (13) ◽  
pp. 1587
Author(s):  
Duo Sheng ◽  
Hsueh-Ru Lin ◽  
Li Tai

High performance and complex system-on-chip (SoC) design require a throughput and stable timing monitor to reduce the impacts of uncertain timing and implement the dynamic voltage and frequency scaling (DVFS) scheme for overall power reduction. This paper presents a multi-stage timing monitor, combining three timing-monitoring stages to achieve a high timing-monitoring resolution and a wide timing-monitoring range simultaneously. Additionally, because the proposed timing monitor has high immunity to the process–voltage–temperature (PVT) variation, it provides a more stable time-monitoring results. The time-monitoring resolution and range of the proposed timing monitor are 47 ps and 2.2 µs, respectively, and the maximum measurement error is 0.06%. Therefore, the proposed multi-stage timing monitor provides not only the timing information of the specified signals to maintain the functionality and performance of the SoC, but also makes the operation of the DVFS scheme more efficient and accurate in SoC design.


Sign in / Sign up

Export Citation Format

Share Document