Design High-Performance and Low-Power Adder Cores with Full-Swing Nodes for Embedded Systems

Author(s):  
Ching -Hwa Cheng ◽  
Chiou-Kou Tung ◽  
Shao-Hui Shieh ◽  
Yu-Cherng Hung
Author(s):  
A. Ferrerón Labari ◽  
D. Suárez Gracia ◽  
V. Viñals Yúfera

In the last years, embedded systems have evolved so that they offer capabilities we could only find before in high performance systems. Portable devices already have multiprocessors on-chip (such as PowerPC 476FP or ARM Cortex A9 MP), usually multi-threaded, and a powerful multi-level cache memory hierarchy on-chip. As most of these systems are battery-powered, the power consumption becomes a critical issue. Achieving high performance and low power consumption is a high complexity challenge where some proposals have been already made. Suarez et al. proposed a new cache hierarchy on-chip, the LP-NUCA (Low Power NUCA), which is able to reduce the access latency taking advantage of NUCA (Non-Uniform Cache Architectures) properties. The key points are decoupling the functionality, and utilizing three specialized networks on-chip. This structure has been proved to be efficient for data hierarchies, achieving a good performance and reducing the energy consumption. On the other hand, instruction caches have different requirements and characteristics than data caches, contradicting the low-power embedded systems requirements, especially in SMT (simultaneous multi-threading) environments. We want to study the benefits of utilizing small tiled caches for the instruction hierarchy, so we propose a new design, ID-LP-NUCAs. Thus, we need to re-evaluate completely our previous design in terms of structure design, interconnection networks (including topologies, flow control and routing), content management (with special interest in hardware/software content allocation policies), and structure sharing. In CMP environments (chip multiprocessors) with parallel workloads, coherence plays an important role, and must be taken into consideration.


2016 ◽  
Vol 65 (7) ◽  
pp. 2313-2324 ◽  
Author(s):  
Keni Qiu ◽  
Qingan Li ◽  
Jingtong Hu ◽  
Weigong Zhang ◽  
Chun Jason Xue

2011 ◽  
Vol 20 (03) ◽  
pp. 439-445 ◽  
Author(s):  
M. H. GHADIRY ◽  
ABU KHARI A'AIN ◽  
M. NADI S.

This paper, presents a new full-swing low power high performance full adder circuit in CMOS technology. It benefits from a full swing XOR-XNOR module with no feedback transistors, which decreases delay and power consumption. In addition, high driving capability of COUT module and low PDP design of SUM module contribute to more PDP reduction in cascaded mode. In order to have accurate analysis, the new circuit along with several well-known full adders from literature have been modeled and compared with CADENCE. Comparison consists of power consumption, performance, PDP, and area. Results show that there are improvements in both power consumption and performance. This design trades area with low PDP.


Author(s):  
Shinichi Shibahara ◽  
Masashi Takada ◽  
Tatsuya Kamei ◽  
Kiyoshi Hayase ◽  
Yutaka Yoshida ◽  
...  

2008 ◽  
Vol 17 (06) ◽  
pp. 1015-1025
Author(s):  
SIRAPHOP (PAIBOON) TOOPRAKAI ◽  
KOBCHAI DEJHAN

Electrostatic discharge (ESD) free bootstrapped BiCMOS inverter circuit is proposed. The proposed driver circuit uses the bootstrapped technique; the transistor base voltage is higher than the supply voltage. The input of circuit is arranged to protect the electrostatic discharge problem, and the output waveform is able to have full swing. The proposed circuit consumes low power with small delay time. The transistors in the circuit operate with high performance and efficiency.


Sign in / Sign up

Export Citation Format

Share Document