Automated Design Error Localization in RTL Designs

2014 ◽  
Vol 31 (1) ◽  
pp. 83-92 ◽  
Author(s):  
Maksim Jenihhin ◽  
Anton Tsepurov ◽  
Valentin Tihhomirov ◽  
Jaan Raik ◽  
Hanno Hantson ◽  
...  
2013 ◽  
Vol 37 (4-5) ◽  
pp. 505-513 ◽  
Author(s):  
Jaan Raik ◽  
Urmas Repinski ◽  
Anton Chepurov ◽  
Hanno Hantson ◽  
Raimund Ubar ◽  
...  

Author(s):  
Irina Bystrova ◽  
E. Danil'chuk ◽  
Boris Podkopaev

The problem of constructing a diagnostic model for a network S consisting of a number of digital automata is considered, provided that the diagnostic models of all network components are known. It is assumed that these models are given by systems of logical equations, and the errors to be detected are localized in any but a single component of the network.


Author(s):  
Yu Huang ◽  
Wu-Tung Cheng ◽  
Ting-Pu Tai ◽  
Liyang Lai ◽  
Ruifeng Guo ◽  
...  

Abstract If a signal on clock tree is slower than expected due to either a design error or a manufacturing defect, it may cause complicated fault behaviors during scan-based testing. It makes the diagnosis of such defect especially difficult if the defective clock signal is used for both shift and capture operations during the scan testing, because (1) the defect induces hold time faults on scan chains during shift cycles, and (2) hold-time faults may also be introduced during capture cycles in the functional logic paths. In this paper we illustrate the failure behaviors of such clock defects and propose an algorithm to diagnose it.


1990 ◽  
Author(s):  
Stephen Westfold ◽  
Cordell Green ◽  
David Zimmerman

2005 ◽  
Author(s):  
Ramakanth Munipalli ◽  
Kamesh Subbarao ◽  
Shashi Aithal ◽  
Donald R. Wilson ◽  
Jennifer D. Goss

Sign in / Sign up

Export Citation Format

Share Document