A 8bit two stage time-to-digital converter using 16x cascaded time difference amplifier in 0.18um CMOS

Author(s):  
Shingo Mandai ◽  
Toru Nakura ◽  
Makoto Ikeda ◽  
Kunihiro Asada
2010 ◽  
Vol 7 (13) ◽  
pp. 943-948 ◽  
Author(s):  
Shingo Mandai ◽  
Toru Nakura ◽  
Makoto Ikeda ◽  
Kunihiro Asada

2018 ◽  
Vol 28 (02) ◽  
pp. 1950021
Author(s):  
B. Ghanavati ◽  
E. Abiri ◽  
M. R. Salehi ◽  
N. Azhdari

In this paper, a two-stage time interpolation time-to-digital converter (TDC) is proposed to achieve adequate resolution and wide dynamic range for measuring R-R intervals in QRS detection. The architecture is based on a coarse counter and a couple of two-stage interpolator circuit in order to improve the conversion linearity. The proposed TDC is modeled with the neural network, while the teacher–learner-based optimization algorithm (TLBO) is used to optimize the integral nonlinearity (INL) of the proposed TDC. The proposed optimization method shows a characteristic close to the ideal output of the TDC behavior over a wide input range. Using the achieved results of the TLBO algorithm simulation results using CADENCE VIRTUOSO and standard 180[Formula: see text]nm CMOS technology shows 1.2[Formula: see text]s dynamic range, 100[Formula: see text]ns resolution, 0.19[Formula: see text]mW power consumption and area of 0.16[Formula: see text]mm2. The proposed circuit can find application in biomedical engineering systems and other fields where long and accurate time interval measurement is needed.


2011 ◽  
Vol E94-C (6) ◽  
pp. 1098-1104 ◽  
Author(s):  
Shingo MANDAI ◽  
Tetsuya IIZUKA ◽  
Toru NAKURA ◽  
Makoto IKEDA ◽  
Kunihiro ASADA

2010 ◽  
Author(s):  
M. Shin ◽  
M. Ikebe ◽  
J. Motohisa ◽  
E. Sano

Electronics ◽  
2021 ◽  
Vol 10 (18) ◽  
pp. 2190
Author(s):  
Ryszard Szplet ◽  
Arkadiusz Czuba

This article presents an idea, design and test results of a new time-to-digital converter (TDC) implemented in an FPGA device. The high resolution of 13 ps and measurement range of 3.4 ns are achieved based on a two-stage time interpolation (TI). In the first and second stages of the TI we have used the Vernier delay line and a single tapped delay line, respectively. This solution provides respectable metrological parameters without the need to use a clock signal, and significantly saves the logical resources of an integrated circuit (IC). The proposed method, generally based on two different variants of the discrete delay line, is easy to design and implement in digital ICs. For experimental verification, the TDC was implemented in a single programmable device from family Virtex-7 (Xilinx).


2013 ◽  
Vol 10 (24) ◽  
pp. 20130729-20130729
Author(s):  
Zixuan Wang ◽  
Jianhui Wu ◽  
Qing Chen ◽  
Xincun Ji

Sign in / Sign up

Export Citation Format

Share Document