Modeling of the bulk versus SOI CMOS performances for the optimal design of APS circuits in low-power low-voltage applications

2003 ◽  
Vol 50 (1) ◽  
pp. 106-110 ◽  
Author(s):  
A. Afzalian ◽  
D. Flandre
Author(s):  
C. Raynaud ◽  
O. Faynot ◽  
J.L. Pelloie ◽  
S. Tedesco ◽  
B. Ullmann ◽  
...  
Keyword(s):  

2017 ◽  
Vol MCSP2017 (01) ◽  
pp. 7-10 ◽  
Author(s):  
Subhashree Rath ◽  
Siba Kumar Panda

Static random access memory (SRAM) is an important component of embedded cache memory of handheld digital devices. SRAM has become major data storage device due to its large storage density and less time to access. Exponential growth of low power digital devices has raised the demand of low voltage low power SRAM. This paper presents design and implementation of 6T SRAM cell in 180 nm, 90 nm and 45 nm standard CMOS process technology. The simulation has been done in Cadence Virtuoso environment. The performance analysis of SRAM cell has been evaluated in terms of delay, power and static noise margin (SNM).


Sign in / Sign up

Export Citation Format

Share Document