A low-power variable-gain front-end amplifier in a 0.25 μm CMOS technology

2003 ◽  
Vol 50 (4) ◽  
pp. 948-954
Author(s):  
A. Rivetti
Author(s):  
Chae Jun Lee ◽  
Dong Min Kang ◽  
Joon Hyung Kim ◽  
Chul Woo Byeon ◽  
Chul Soon Park
Keyword(s):  

Author(s):  
G. Tasselli ◽  
B. Wang ◽  
S. Ghamari ◽  
C. Robert ◽  
C. Botteron ◽  
...  

VLSI Design ◽  
2007 ◽  
Vol 2007 ◽  
pp. 1-13 ◽  
Author(s):  
Jianhong Xiao ◽  
Guang Zhang ◽  
Tianwei Li ◽  
Jose Silva-Martinez

A low-cost low-power DTV tuner for current digital television application is described. In order to increase integration level and reduce power consumption for off-air DTV tuner application, an SAW-filterless tuner front-end architecture is adopted. As a part of the concept, key building blocks for this architecture are implemented on a main stream 0.35 μm CMOS technology. Experimental measurements for the prototype chip validate the system architecture; the prototype consumes 300 mw and achieves 45 dB of image rejection ratio within the entire 750 MHz frequency band.


2015 ◽  
Vol 10 (01) ◽  
pp. C01013-C01013 ◽  
Author(s):  
M. Andreotti ◽  
W. Baldini ◽  
R. Calabrese ◽  
P. Carniti ◽  
L. Cassina ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document