Three-Dimensional Numerical Simulation of Phase-Change Memory Cell with Probe like Bottom Electrode Structure

2009 ◽  
Vol 48 (2) ◽  
pp. 024502 ◽  
Author(s):  
Yan Liu ◽  
Zhitang Song ◽  
Yun Ling ◽  
Yuefeng Gong ◽  
Songlin Feng
2012 ◽  
Vol 33 (10) ◽  
pp. 104006
Author(s):  
Yiqun Wei ◽  
Xinnan Lin ◽  
Yuchao Jia ◽  
Xiaole Cui ◽  
Xing Zhang ◽  
...  

2003 ◽  
Vol 803 ◽  
Author(s):  
L. P. Shi ◽  
T. C. Chong ◽  
J. M. Li ◽  
H. X. Yang ◽  
J. Q. Mou

ABSTRACTIn this paper, a three-dimensional finite-element modeling is performed for the analyses of Chalcogenide Random Access Memory (C-RAM), a non-rotation nonvolatile phase change memory cell. The thermal effect generated by an incident electric pulse was mainly discussed. Thermal performances of the cell as a result of electrical and geometrical variations were quantified. Current density distribution, temperature profiles, temperature history, heating rate, cooling rate, and heat flow characteristics were obtained and analyzed. The study is useful for the failure analysis of the C-RAM.


2008 ◽  
Vol 93 (10) ◽  
pp. 103107 ◽  
Author(s):  
L. C. Wu ◽  
Z. T. Song ◽  
F. Rao ◽  
Y. F. Gong ◽  
B. Liu ◽  
...  

2012 ◽  
Vol 33 (11) ◽  
pp. 114004
Author(s):  
Yiqun Wei ◽  
Xinnan Lin ◽  
Yuchao Jia ◽  
Xiaole Cui ◽  
Jin He ◽  
...  

2012 ◽  
Vol 1431 ◽  
Author(s):  
Ramin Banan Sadeghian ◽  
Yusuf Leblebici ◽  
Ali Shakouri

ABSTRACTIn this work we present preliminary calculations and simulations to demonstrate feasibility of programming a nanoscale Phase Change Random Access Memory (PCRAM) cell by means of a silicon nanowire ballistic transistor (SNWBT). Memory cells based on ballistic transistors bear the advantage of having a small size and high-speed operation with low power requirements. A one-dimensional MOSFET model (FETToy) was used to estimate the output current of the nanowire as a function of its diameter. The gate oxide thickness was 1.5 nm, and the Fermi level at source was set to -0.32 eV. For the case of VDS = VGS = 1 V, when the nanowire diameter was increased from 1 to 60 nm, the output power density dropped from 109 to 106 W cm-2 , while the current increased from 20 to 90 μA. Finite element electro-thermal analysis were carried out on a segmented cylindrical phase-change memory cell made of Ge2Sb2Te5 (GST) chalcogenide, connected in series to the SNWBT. The diameter of the combined device, d, and the aspect ratio of the GST region were selected so as to achieve optimum heating of the GST. With the assumption that the bulk thermal conductivity of GST does not change significantly at the nanoscale, it was shown that for d = 24 nm, a ‘reset’ programming current of ID = 80 μA can heat the GST up to its melting point. The results presented herein can help in the design of low cost, high speed, and radiation tolerant nanoscale PCRAM devices.


Sign in / Sign up

Export Citation Format

Share Document