Variable gain amplifier with offset cancellation

Author(s):  
Ahmed Emira ◽  
Edgar Sánchez-Sinencio
IEEE Access ◽  
2018 ◽  
Vol 6 ◽  
pp. 54139-54146 ◽  
Author(s):  
Zhiqing Liu ◽  
Yunqiu Wu ◽  
Chenxi Zhao ◽  
Johannes Benedikt ◽  
Kai Kang

IEEE Access ◽  
2018 ◽  
Vol 6 ◽  
pp. 61826-61832 ◽  
Author(s):  
Long He ◽  
Lianming Li ◽  
Xu Wu ◽  
Zhigong Wang

2019 ◽  
Vol 66 (10) ◽  
pp. 1693-1697
Author(s):  
Alessandro Finocchiaro ◽  
Giuseppe Papotto ◽  
Egidio Ragonese ◽  
Giuseppe Palmisano

2009 ◽  
Vol 4 (1) ◽  
pp. 7-12
Author(s):  
Fernando Paixão Cortes ◽  
Sergio Bampi

This paper addresses the design and post-fabrication measurements of a 40 MHz CMOS Variable Gain Amplifier (VGA) with a 0 to 70 dB gain control range, using the gm/ID design methodology. The VGA architecture is based on a differential pair stage with an automatic continuous-time offset cancellation circuitry, providing an input offset voltage tolerance up to 50 mV. The 3-stage VGA was designed and fabricated through MOSIS service in an IBM 0.18 μm CMOS process. The VGA dissipates 2.6 mA from a 1.8 V supply, with 34,840 μm2 circuit area, excluding bond-pads.


2012 ◽  
Vol 33 (8) ◽  
pp. 085003 ◽  
Author(s):  
Chang Liu ◽  
Yuepeng Yan ◽  
Goh Wang-Ling ◽  
Yongzhong Xiong ◽  
Lijun Zhang ◽  
...  

2009 ◽  
Vol 129 (10) ◽  
pp. 1968-1969
Author(s):  
Tetsuro Okura ◽  
Shunsuke Okura ◽  
Toru Ido ◽  
Kenji Taniguchi

Sign in / Sign up

Export Citation Format

Share Document