scholarly journals A new interfacing circuit for low power asynchronous design in sensor systems

Author(s):  
Jeong Tak Ryu ◽  
Won Kee Hong ◽  
Byung Ho Kang ◽  
Kyung Ki Kim
Sensors ◽  
2021 ◽  
Vol 21 (12) ◽  
pp. 3976
Author(s):  
Sun Jin Kim ◽  
Myeong-Lok Seol ◽  
Byun-Young Chung ◽  
Dae-Sic Jang ◽  
Jonghwan Kim ◽  
...  

Self-powered wireless sensor systems have emerged as an important topic for condition monitoring in nuclear power plants. However, commercial wireless sensor systems still cannot be fully self-sustainable due to the high power consumption caused by excessive signal processing in a mini-electronic computing system. In this sense, it is essential not only to integrate the sensor system with energy-harvesting devices but also to develop simple data processing methods for low power schemes. In this paper, we report a patch-type vibration visualization (PVV) sensor system based on the triboelectric effect and a visualization technique for self-sustainable operation. The PVV sensor system composed of a polyethylene terephthalate (PET)/Al/LCD screen directly converts the triboelectric signal into an informative black pattern on the LCD screen without excessive signal processing, enabling extremely low power operation. In addition, a proposed image processing method reconverts the black patterns to frequency and acceleration values through a remote-control camera. With these simple signal-to-pattern conversion and pattern-to-data reconversion techniques, a vibration visualization sensor network has successfully been demonstrated.


Sensors ◽  
2014 ◽  
Vol 14 (4) ◽  
pp. 6247-6278 ◽  
Author(s):  
Gabriel García ◽  
Carlos Jara ◽  
Jorge Pomares ◽  
Aiman Alabdo ◽  
Lucas Poggi ◽  
...  

In digital design, there are two types of design, synchronous design and asynchronous design. In synchronous design, global clock is one of the main system that consume a lot of power. The power in synchronous design is consumed by clock even if there is no data processing take place. The asynchronous design that depends on data is clockless and as far as the power is concerned, asynchronous design does not consume much power compared with synchronous design and this really make asynchronus design the preffered choice for low power consumption. Besides having low power consumption, there are many advantages of aynchronous design compared with synchronous design. This paper proposed new dual rail completion detector (CD), 3-6 CD, 2-7 CD and 1-4 CD for on-chip communication that are used widely in an asynchronous communication system. The design of CD is based on the principle of sum adder. The circuit is designed by using Altera Quartus II CAD tools, synthesis and implementation process is executed to check the syntax error of the design. The design proved to be successful by using asynchronous on-chip communication in the simulation.


2016 ◽  
Vol 16 (6) ◽  
pp. 745-753 ◽  
Author(s):  
Inhee Lee ◽  
Ye-Sheng Kuo ◽  
Pat Pannuto ◽  
Gyouho Kim ◽  
Zhiyoong Foo ◽  
...  
Keyword(s):  

PLoS ONE ◽  
2009 ◽  
Vol 4 (7) ◽  
pp. e6384 ◽  
Author(s):  
Yu M. Chi ◽  
Ralph Etienne-Cummings ◽  
Gert Cauwenberghs

2015 ◽  
Vol 2015 ◽  
pp. 1-13 ◽  
Author(s):  
T. Kalavathi Devi ◽  
Sakthivel Palaniappan

Convolutional codes are comprehensively used as Forward Error Correction (FEC) codes in digital communication systems. For decoding of convolutional codes at the receiver end, Viterbi decoder is often used to have high priority. This decoder meets the demand of high speed and low power. At present, the design of a competent system in Very Large Scale Integration (VLSI) technology requires these VLSI parameters to be finely defined. The proposed asynchronous method focuses on reducing the power consumption of Viterbi decoder for various constraint lengths using asynchronous modules. The asynchronous designs are based on commonly used Quasi Delay Insensitive (QDI) templates, namely, Precharge Half Buffer (PCHB) and Weak Conditioned Half Buffer (WCHB). The functionality of the proposed asynchronous design is simulated and verified using Tanner Spice (TSPICE) in 0.25 µm, 65 nm, and 180 nm technologies of Taiwan Semiconductor Manufacture Company (TSMC). The simulation result illustrates that the asynchronous design techniques have 25.21% of power reduction compared to synchronous design and work at a speed of 475 MHz.


Sign in / Sign up

Export Citation Format

Share Document