interconnect test
Recently Published Documents


TOTAL DOCUMENTS

73
(FIVE YEARS 1)

H-INDEX

9
(FIVE YEARS 0)

Author(s):  
Se-Jung Moon ◽  
Xiaoning Ye ◽  
Kai A. Wang ◽  
Umair I. Khan ◽  
Timothy Wig
Keyword(s):  


Author(s):  
Fara Ashikin Binti Ali ◽  
Masaki Hashizume ◽  
Yuki Ikiri ◽  
Hiroyuki Yotsuyanagi ◽  
Shyue-Kung Lu


Author(s):  
Fahmy Hafriz bin Mohamed Sultan ◽  
Zuraini binti Dahari ◽  
Yien Yien Koh ◽  
Neil Da Cunha ◽  
Jia Tian Ng


2016 ◽  
Vol 19 (3) ◽  
pp. 161-165 ◽  
Author(s):  
Masaki Hashizume ◽  
Yuki Ikiri ◽  
Tomoaki Konishi ◽  
Hiroyuki Yotsuyanagi ◽  
Shyue-Kung Lu


Author(s):  
Masaki Hashizume ◽  
Shoichi Umezu ◽  
Yuki Ikiri ◽  
Fara Ashikin Binti Ali ◽  
Hiroyuki Yotsuyanagi ◽  
...  


Author(s):  
Mottaqiallah Taouil ◽  
Mahmoud Masadeh ◽  
Said Hamdioui ◽  
Erik Jan Marinissen
Keyword(s):  


Author(s):  
Daisuke Suga ◽  
Masaki Hashizume ◽  
Hiroyuki Yotsuyanagi ◽  
Shyue-Kung Lu
Keyword(s):  
3D Ics ◽  


Author(s):  
Kosuke Nanbara ◽  
Akihiro Odoriba ◽  
Masaki Hashizume ◽  
Hiroyuki Yotsuyanagi ◽  
Shyue-Kung Lu


2014 ◽  
Vol 960-961 ◽  
pp. 935-940
Author(s):  
Yong Hong Zhang ◽  
Wei Jin ◽  
Tao Feng

With the interconnection density and doubling the number of layers in VLSI, Interconnect line width,pitch,and the thickness of the dielectric layer will changed within the same chip caused by the process variation. and the interconnect parasitics changes ultimately affect circuit performance and yield.IC designers need an accurate BEoL corner model to help circuit design. Standard Interconnect Performance Parameters (SIPPs) is standard method to measure ultra-large scale integrated circuit BEOL performance. Designed parallel plate, layer-skipping parallel plate, comb meander, comb meander for via resistance test structures to extract SIPPs according to their sensitivity differences to different test structures, and realized them in CIF format file with High-level Perl language automatically. Then change to GDSII format file that wafer used widely by Cadence layout software, and pass electrical rule checks. Greatly improved the efficiency of test structure’s design and realized. Lay the foundations for formulation of Design for Manufacturability physical design rules and further research interconnection statistical models under nanometer technology with more unique physical phenomena.



Sign in / Sign up

Export Citation Format

Share Document