quaternary adder
Recently Published Documents


TOTAL DOCUMENTS

8
(FIVE YEARS 3)

H-INDEX

3
(FIVE YEARS 0)

Author(s):  
M. Sutha ◽  
Dr. R. Nirmala ◽  
Dr. E. Kamalavathi

In VLSI, design and implementation of circuits with MOS devices and binary logic are quite usual. The Main Objective is to design a low power and minimum leakage Quaternary adder. The VLSI field consists of Multi-valued logic (MVL) such as ternary and Quaternary Logic (QTL). The Failures such as Short Channel Effects (SCE) Impact-ionization and surface scattering are in normalized aspects. The Quaternary radix on MVL (multi-valued logic) monitors and reduces the area. The Quaternary (four-valued) logic converts the quaternary signals and binary signals produced by the by the existing binary circuits. The Proposed is carried out with LTSPICE tool and CMOS technology.


Author(s):  
Khandakar Mohammad Ishtiak ◽  
S. M. Ishraqul Huq ◽  
Safayat-Al Imam ◽  
Satyendra N. Biswas

2018 ◽  
Vol 98 (1) ◽  
pp. 221-232 ◽  
Author(s):  
Shirin Fakhari ◽  
Narges Hajizadeh Bastani ◽  
Mohammad Hossein Moaiyeri

2018 ◽  
Vol 47 (3) ◽  
pp. 332-350 ◽  
Author(s):  
Sumana Mandal ◽  
Dhoumendra Mandal ◽  
Mrinal Kanti Mandal ◽  
Sisir Kumar Garai

1987 ◽  
Vol 63 (4) ◽  
pp. 513-531
Author(s):  
G. KRISHNAN ◽  
A. P. SHIVAPRASAD
Keyword(s):  

Sign in / Sign up

Export Citation Format

Share Document