scholarly journals Optimization and High-performance Hardware Implementation of Multipath Interference Compensation Algorithm

2020 ◽  
Vol 1627 ◽  
pp. 012005
Author(s):  
Chuan Liu ◽  
Shinan Lang ◽  
Yiheng Cai ◽  
Qiang Wu
2013 ◽  
Vol 62 (4) ◽  
pp. 730-743 ◽  
Author(s):  
Sourav Sen Gupta ◽  
A. Chattopadhyay ◽  
K. Sinha ◽  
S. Maitra ◽  
B. P. Sinha

2019 ◽  
Vol 2019 ◽  
pp. 1-15 ◽  
Author(s):  
Ons Zarrad ◽  
Mohamed Ali Hajjaji ◽  
Aymen Jemaa ◽  
Mohamed Nejib Mansouri

In our day, solar energy and wind energy are becoming more and more used as renewable sources by various countries for different uses such as in an isolated home. These energies admit a unique limitation related to the characteristic of energy instability. For this, the objective of this manuscript is to command and synchronize the power flow of a hybrid system using two sources of energy (solar and wind). The first contribution of our work is the utilization of an artificial neural network controller to command, at fixed atmospheric conditions, the maximum power point. The second contribution is the optimization of the system respecting real-time constraints to increase a generating system performance. As a matter of fact, the proposed system and the controller are modeled using MATLAB/Simulink and a Xilinx System Generator is utilized for hardware implementation. The simulation results, compared with other works in the literature, present high performance, efficiency, and precision. The suggested system and its control strategy give the opportunity of optimizing the hybrid power system performance, which is utilized in rural pumping or other smart house applications.


Electronics ◽  
2021 ◽  
Vol 10 (20) ◽  
pp. 2546
Author(s):  
Alessandro Gabrielli ◽  
Fabrizio Alfonsi ◽  
Alberto Annovi ◽  
Alessandra Camplani ◽  
Alessandro Cerri

In recent years, the technological node used to implement FPGA devices has led to very high performance in terms of computational capacity and in some applications these can be much more efficient than CPUs or other programmable devices. The clock managers and the enormous versatility of communication technology through digital transceivers place FPGAs in a prime position for many applications. For example, from real-time medical image analysis to high energy physics particle trajectory recognition, where computation time can be crucial, the benefits of using frontier FPGA capabilities are even more relevant. This paper shows an example of FPGA hardware implementation, via a firmware design, of a complex analytical algorithm: The Hough transform. This is a mathematical spatial transformation used here to facilitate on-the-fly recognition of the trajectories of ionising particles as they pass through the so-called tracker apparatus within high-energy physics detectors. This is a general study to demonstrate that this technique is not only implementable via software-based systems, but can also be exploited using consumer hardware devices. In this context the latter are known as hardware accelerators. In this article in particular, the Xilinx UltraScale+ FPGA is investigated as it belongs to one of the frontier family devices on the market. These FPGAs make it possible to reach high-speed clock frequencies at the expense of acceptable energy consumption thanks to the 14 nm technological node used by the vendor. These devices feature a huge number of gates, high-bandwidth memories, transceivers and other high-performance electronics in a single chip, enabling the design of large, complex and scalable architectures. In particular the Xilinx Alveo U250 has been investigated. A target frequency of 250 MHz and a total latency of 30 clock periods have been achieved using only the 17 ÷ 53% of LUTs, the 8 ÷ 12% of DSPs, the 1 ÷ 3% of Block Rams and a Flip Flop occupancy range of 9 ÷ 28%.


Sign in / Sign up

Export Citation Format

Share Document