Efficient transistor-level symbolic timing simulation using cached partial circuit states

Author(s):  
Clayton B. McDonald ◽  
Hsinwei Chou ◽  
Vijay Durairaj ◽  
Pey-Chang Kent Lin
Keyword(s):  
Author(s):  
Alessandro Cornaglia ◽  
Md. Shakib Hasan ◽  
Alexander Viehl ◽  
Oliver Bringmann ◽  
Wolfgang Rosenstiel

2012 ◽  
Vol 462 ◽  
pp. 361-367 ◽  
Author(s):  
Zhang Jin Chen ◽  
Guo Hai Zhong ◽  
Zhuo Bi

A high speed 8B/10B Encoder/Decoder is presented in this paper. The Encoder/Decoder is based on Altera’s low cost FPGA Cyclone family. The Encoder/Decoder includes parallel pipeline structure. The Encoder/Decoder is applied to the Serializer/Deserializer (SERDES) of high-speed serial bus. The Encoder/Decoder is synthesized and simulated by Quartus II 9.1. The synthesis and analysis results show the maximum frequency is more than 359MHz. The timing simulation results show the clock frequency is more than 125 MHz. The single channel data rate of serial bus can get to 1.25Gbps. The proposed Encoder/Decoder can meet the requirements of most high-speed serial bus.


Sign in / Sign up

Export Citation Format

Share Document