A ferroelectric capacitor compact model for circuit simulation

Author(s):  
Chao-gane Wei ◽  
Tian-ling Ren ◽  
Dan Xie ◽  
Zhi-Gang Zhang ◽  
Jun Zhu ◽  
...  
2018 ◽  
Vol 65 (10) ◽  
pp. 4282-4289 ◽  
Author(s):  
Corentin Pigot ◽  
Marc Bocquet ◽  
Fabien Gilibert ◽  
Marina Reyboz ◽  
Olga Cueto ◽  
...  

2005 ◽  
Vol 75 (1) ◽  
pp. 35-45 ◽  
Author(s):  
JUN YU ◽  
LONGHAI WANG ◽  
YUNBO WANG ◽  
GANG PENG ◽  
FENG LIU ◽  
...  

2022 ◽  
Author(s):  
Shubham Sahay ◽  
Amol Gaidhane ◽  
Yogesh Singh Chauhan ◽  
Raghvendra Dangi ◽  
Amit Verma

<div>In this paper, we develop a Verilog-A implementable compact model for the dynamic switching of ferroelectric Fin-FETs (Fe-FinFETs) for asymmetric non-periodic input signals. We use the multi-domain Preisach Model to capture the saturated P-E loop of the ferroelectric capacitors. In addition to the saturation loop, we model the history dependent minor loop paths in the P-E by tracing input signals’ turning points. To capture the input signals’ turning points, we propose an R-C circuit based approach in this work. We calibrate our proposed model with the experimental data, and it accurately captures the history effect and minor loop paths of the ferroelectric capacitor. Furthermore, the elimination of storage of each turning point makes the proposed model computationally efficient compared with the previous implementations. We also demonstrate the unique electrical characteristics of Fe-FinFETs by integrating the developed compact model of Fe-Cap with the BSIM-CMG model of 7nm FinFET.</div>


2006 ◽  
Vol 458 (1) ◽  
pp. 129-138
Author(s):  
Suk-In Yoon ◽  
Sang-Ho Yoon ◽  
Chan-Yong Jung ◽  
Taeyoung Won

Sign in / Sign up

Export Citation Format

Share Document